blob: 2e2a3a8226d9a6c37fd3336f907e43a26e5d39aa [file] [log] [blame]
David Feng85fd5f12013-12-14 11:47:35 +08001/*
2 * (C) Copyright 2013
3 * David Feng <fenghua@phytium.com.cn>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _ASM_ARMV8_MMU_H_
9#define _ASM_ARMV8_MMU_H_
10
11#ifdef __ASSEMBLY__
12#define _AC(X, Y) X
13#else
14#define _AC(X, Y) (X##Y)
15#endif
16
17#define UL(x) _AC(x, UL)
18
19/***************************************************************/
20/*
21 * The following definitions are related each other, shoud be
22 * calculated specifically.
23 */
24#define VA_BITS (42) /* 42 bits virtual address */
25
26/* PAGE_SHIFT determines the page size */
27#undef PAGE_SIZE
28#define PAGE_SHIFT 16
29#define PAGE_SIZE (1 << PAGE_SHIFT)
30#define PAGE_MASK (~(PAGE_SIZE-1))
31
32/*
33 * section address mask and size definitions.
34 */
35#define SECTION_SHIFT 29
36#define SECTION_SIZE (UL(1) << SECTION_SHIFT)
37#define SECTION_MASK (~(SECTION_SIZE-1))
38/***************************************************************/
39
40/*
41 * Memory types
42 */
43#define MT_DEVICE_NGNRNE 0
44#define MT_DEVICE_NGNRE 1
45#define MT_DEVICE_GRE 2
46#define MT_NORMAL_NC 3
47#define MT_NORMAL 4
48
49#define MEMORY_ATTRIBUTES ((0x00 << (MT_DEVICE_NGNRNE*8)) | \
50 (0x04 << (MT_DEVICE_NGNRE*8)) | \
51 (0x0c << (MT_DEVICE_GRE*8)) | \
52 (0x44 << (MT_NORMAL_NC*8)) | \
53 (UL(0xff) << (MT_NORMAL*8)))
54
55/*
56 * Hardware page table definitions.
57 *
58 * Level 2 descriptor (PMD).
59 */
60#define PMD_TYPE_MASK (3 << 0)
61#define PMD_TYPE_FAULT (0 << 0)
62#define PMD_TYPE_TABLE (3 << 0)
63#define PMD_TYPE_SECT (1 << 0)
64
65/*
66 * Section
67 */
Mingkai Hue4e93ea2015-10-26 19:47:51 +080068#define PMD_SECT_NS (1 << 5)
Alison Wang7f8e1782015-08-18 11:22:05 +080069#define PMD_SECT_NON_SHARE (0 << 8)
York Sun2e3ad392015-01-06 13:11:22 -080070#define PMD_SECT_OUTER_SHARE (2 << 8)
71#define PMD_SECT_INNER_SHARE (3 << 8)
David Feng85fd5f12013-12-14 11:47:35 +080072#define PMD_SECT_AF (1 << 10)
73#define PMD_SECT_NG (1 << 11)
74#define PMD_SECT_PXN (UL(1) << 53)
75#define PMD_SECT_UXN (UL(1) << 54)
76
77/*
78 * AttrIndx[2:0]
79 */
80#define PMD_ATTRINDX(t) ((t) << 2)
81#define PMD_ATTRINDX_MASK (7 << 2)
82
83/*
84 * TCR flags.
85 */
86#define TCR_T0SZ(x) ((64 - (x)) << 0)
87#define TCR_IRGN_NC (0 << 8)
88#define TCR_IRGN_WBWA (1 << 8)
89#define TCR_IRGN_WT (2 << 8)
90#define TCR_IRGN_WBNWA (3 << 8)
91#define TCR_IRGN_MASK (3 << 8)
92#define TCR_ORGN_NC (0 << 10)
93#define TCR_ORGN_WBWA (1 << 10)
94#define TCR_ORGN_WT (2 << 10)
95#define TCR_ORGN_WBNWA (3 << 10)
96#define TCR_ORGN_MASK (3 << 10)
97#define TCR_SHARED_NON (0 << 12)
Zhichun Hua5d849ac2015-06-29 15:49:37 +080098#define TCR_SHARED_OUTER (2 << 12)
99#define TCR_SHARED_INNER (3 << 12)
David Feng85fd5f12013-12-14 11:47:35 +0800100#define TCR_TG0_4K (0 << 14)
101#define TCR_TG0_64K (1 << 14)
102#define TCR_TG0_16K (2 << 14)
103#define TCR_EL1_IPS_BITS (UL(3) << 32) /* 42 bits physical address */
104#define TCR_EL2_IPS_BITS (3 << 16) /* 42 bits physical address */
105#define TCR_EL3_IPS_BITS (3 << 16) /* 42 bits physical address */
106
Thierry Redingc2d70762015-08-20 11:52:13 +0200107/* PTWs cacheable, inner/outer WBWA and inner shareable */
David Feng85fd5f12013-12-14 11:47:35 +0800108#define TCR_FLAGS (TCR_TG0_64K | \
Thierry Redingc2d70762015-08-20 11:52:13 +0200109 TCR_SHARED_INNER | \
David Feng85fd5f12013-12-14 11:47:35 +0800110 TCR_ORGN_WBWA | \
111 TCR_IRGN_WBWA | \
112 TCR_T0SZ(VA_BITS))
113
Thierry Redinga3e45ab2015-08-20 11:52:14 +0200114#define TCR_EL1_RSVD (1 << 31)
115#define TCR_EL2_RSVD (1 << 31 | 1 << 23)
116#define TCR_EL3_RSVD (1 << 31 | 1 << 23)
117
York Sunef631942014-06-23 15:15:53 -0700118#ifndef __ASSEMBLY__
Alison Wang7f8e1782015-08-18 11:22:05 +0800119
York Sunef631942014-06-23 15:15:53 -0700120void set_pgtable_section(u64 *page_table, u64 index,
Alison Wang7f8e1782015-08-18 11:22:05 +0800121 u64 section, u64 memory_type,
Alison Wange28e18c2015-11-05 11:15:49 +0800122 u64 attribute);
Alison Wang7f8e1782015-08-18 11:22:05 +0800123void set_pgtable_table(u64 *page_table, u64 index,
124 u64 *table_addr);
125
York Sunef631942014-06-23 15:15:53 -0700126static inline void set_ttbr_tcr_mair(int el, u64 table, u64 tcr, u64 attr)
127{
128 asm volatile("dsb sy");
129 if (el == 1) {
130 asm volatile("msr ttbr0_el1, %0" : : "r" (table) : "memory");
131 asm volatile("msr tcr_el1, %0" : : "r" (tcr) : "memory");
132 asm volatile("msr mair_el1, %0" : : "r" (attr) : "memory");
133 } else if (el == 2) {
134 asm volatile("msr ttbr0_el2, %0" : : "r" (table) : "memory");
135 asm volatile("msr tcr_el2, %0" : : "r" (tcr) : "memory");
136 asm volatile("msr mair_el2, %0" : : "r" (attr) : "memory");
137 } else if (el == 3) {
138 asm volatile("msr ttbr0_el3, %0" : : "r" (table) : "memory");
139 asm volatile("msr tcr_el3, %0" : : "r" (tcr) : "memory");
140 asm volatile("msr mair_el3, %0" : : "r" (attr) : "memory");
141 } else {
142 hang();
143 }
144 asm volatile("isb");
145}
146#endif
David Feng85fd5f12013-12-14 11:47:35 +0800147#endif /* _ASM_ARMV8_MMU_H_ */