Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 2 | /* |
3 | * (C) Copyright 2010-2012 | ||||
4 | * NVIDIA Corporation <www.nvidia.com> | ||||
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 5 | */ |
6 | |||||
Tom Warren | df45095 | 2013-02-26 12:18:48 +0000 | [diff] [blame] | 7 | #ifndef _TEGRA_COMMON_H_ |
8 | #define _TEGRA_COMMON_H_ | ||||
Alexey Brodkin | 267d8e2 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 9 | #include <linux/sizes.h> |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 10 | #include <linux/stringify.h> |
11 | |||||
12 | /* | ||||
13 | * High Level Configuration Options | ||||
14 | */ | ||||
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 15 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 16 | #include <asm/arch/tegra.h> /* get chip and board defs */ |
17 | |||||
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 18 | /* Environment */ |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 19 | |
20 | /* | ||||
Tom Warren | df45095 | 2013-02-26 12:18:48 +0000 | [diff] [blame] | 21 | * NS16550 Configuration |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 22 | */ |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 23 | #define CFG_SYS_NS16550_CLK V_NS16550_CLK |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 24 | |
Peter Robinson | 637ac01 | 2020-04-02 00:28:54 +0100 | [diff] [blame] | 25 | #ifdef CONFIG_ARM64 |
26 | #define FDTFILE "nvidia/" CONFIG_DEFAULT_DEVICE_TREE ".dtb" | ||||
27 | #else | ||||
28 | #define FDTFILE CONFIG_DEFAULT_DEVICE_TREE ".dtb" | ||||
29 | #endif | ||||
30 | |||||
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 31 | /*----------------------------------------------------------------------- |
32 | * Physical Memory Map | ||||
33 | */ | ||||
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 34 | #define PHYS_SDRAM_1 NV_PA_SDRC_CS0 |
35 | #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512M */ | ||||
36 | |||||
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 37 | #define CFG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 38 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 39 | #define CFG_SYS_BOOTMAPSZ (256 << 20) /* 256M */ |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 40 | |
Stephen Warren | f599a03 | 2017-12-19 18:30:37 -0700 | [diff] [blame] | 41 | #ifndef CONFIG_ARM64 |
Tom Rini | 1d20f4e | 2022-12-04 10:13:55 -0500 | [diff] [blame] | 42 | #define CFG_SYS_INIT_RAM_ADDR CFG_STACKBASE |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 43 | #define CFG_SYS_INIT_RAM_SIZE CONFIG_SYS_MALLOC_LEN |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 44 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 45 | /* Defines for SPL */ |
Stephen Warren | ef2a115 | 2017-12-19 18:30:35 -0700 | [diff] [blame] | 46 | #endif |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 47 | |
Tom Warren | 23d7fe9 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 48 | #endif /* _TEGRA_COMMON_H_ */ |