blob: 46c50ea1f25990de41ca77f432b71aee6748e20e [file] [log] [blame]
TsiChung Liewf6afe722007-06-18 13:50:13 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liewf6afe722007-06-18 13:50:13 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5329EVB_H
15#define _M5329EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liewf6afe722007-06-18 13:50:13 -050021
TsiChungLiewdb0022d2007-08-05 03:19:10 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewf6afe722007-06-18 13:50:13 -050024
25#undef CONFIG_WATCHDOG
26#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27
TsiChungLiewaedd3d72007-08-15 15:39:17 -050028/* Command line configuration */
TsiChungLiewaedd3d72007-08-15 15:39:17 -050029#define CONFIG_CMD_DATE
TsiChungLiewaedd3d72007-08-15 15:39:17 -050030#define CONFIG_CMD_REGINFO
TsiChung6373c0c2007-07-10 15:45:43 -050031
stany MARCEL5ac9ea62011-10-19 00:17:13 +080032#ifdef CONFIG_NANDFLASH_SIZE
TsiChungLiewaedd3d72007-08-15 15:39:17 -050033# define CONFIG_CMD_NAND
TsiChungLiewec8468f2007-08-05 04:31:18 -050034#endif
35
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liewf6afe722007-06-18 13:50:13 -050037
38#define CONFIG_MCFFEC
39#ifdef CONFIG_MCFFEC
TsiChung Liewf6afe722007-06-18 13:50:13 -050040# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050041# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042# define CONFIG_SYS_DISCOVER_PHY
43# define CONFIG_SYS_RX_ETH_BUFFER 8
44# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050045
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046# define CONFIG_SYS_FEC0_PINMUX 0
47# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020048# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
50# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liewf6afe722007-06-18 13:50:13 -050051# define FECDUPLEX FULL
52# define FECSPEED _100BASET
53# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
55# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050056# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liewf6afe722007-06-18 13:50:13 -050058#endif
59
TsiChung Liewf6afe722007-06-18 13:50:13 -050060#define CONFIG_MCFRTC
TsiChungLiew2e0aeef2007-07-05 22:39:07 -050061#undef RTC_DEBUG
TsiChung Liewf6afe722007-06-18 13:50:13 -050062
63/* Timer */
64#define CONFIG_MCFTMR
TsiChung Liewf6afe722007-06-18 13:50:13 -050065#undef CONFIG_MCFPIT
TsiChung Liewf6afe722007-06-18 13:50:13 -050066
TsiChungLiew876343b2007-08-05 04:11:20 -050067/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020068#define CONFIG_SYS_I2C
69#define CONFIG_SYS_I2C_FSL
70#define CONFIG_SYS_FSL_I2C_SPEED 80000
71#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
72#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew876343b2007-08-05 04:11:20 -050074
TsiChungLiewaedd3d72007-08-15 15:39:17 -050075#define CONFIG_UDP_CHECKSUM
76
TsiChung Liewf6afe722007-06-18 13:50:13 -050077#ifdef CONFIG_MCFFEC
TsiChungLiew876343b2007-08-05 04:11:20 -050078# define CONFIG_IPADDR 192.162.1.2
79# define CONFIG_NETMASK 255.255.255.0
80# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050081# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050082#endif /* FEC_ENET */
83
84#define CONFIG_HOSTNAME M5329EVB
85#define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
87 "loadaddr=40010000\0" \
88 "u-boot=u-boot.bin\0" \
89 "load=tftp ${loadaddr) ${u-boot}\0" \
90 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080091 "prog=prot off 0 3ffff;" \
92 "era 0 3ffff;" \
TsiChung Liewf6afe722007-06-18 13:50:13 -050093 "cp.b ${loadaddr} 0 ${filesize};" \
94 "save\0" \
95 ""
96
TsiChungLiew876343b2007-08-05 04:11:20 -050097#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liewf6afe722007-06-18 13:50:13 -050099
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500100#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500102#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500104#endif
105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
107#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
108#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
109#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_CLK 80000000
112#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liewf6afe722007-06-18 13:50:13 -0500113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewec8468f2007-08-05 04:31:18 -0500117
TsiChung Liewf6afe722007-06-18 13:50:13 -0500118/*
119 * Low Level Configuration Settings
120 * (address mappings, register initial values, etc.)
121 * You should know what you are doing if you make changes here.
122 */
123/*-----------------------------------------------------------------------
124 * Definitions for initial stack pointer and data area (in DPRAM)
125 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200127#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200129#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewf6afe722007-06-18 13:50:13 -0500131
132/*-----------------------------------------------------------------------
133 * Start addresses for the final memory configuration
134 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_SDRAM_BASE 0x40000000
138#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
139#define CONFIG_SYS_SDRAM_CFG1 0x53722730
140#define CONFIG_SYS_SDRAM_CFG2 0x56670000
141#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
142#define CONFIG_SYS_SDRAM_EMOD 0x40010000
143#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
146#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
149#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
152#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500153
154/*
155 * For booting Linux, the board info and command line data
156 * have to be in the first 8 MB of memory, since this is
157 * the maximum mapped by the Linux kernel during initialization ??
158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000160#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500161
162/*-----------------------------------------------------------------------
163 * FLASH organization
164 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_CFI
166#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200167# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
169# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
170# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
171# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
172# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500173#endif
174
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800175#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176# define CONFIG_SYS_MAX_NAND_DEVICE 1
177# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
178# define CONFIG_SYS_NAND_SIZE 1
179# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500180# define NAND_ALLOW_ERASE_ALL 1
181# define CONFIG_JFFS2_NAND 1
182# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500184# define CONFIG_JFFS2_PART_OFFSET 0x00000000
TsiChungLiewec8468f2007-08-05 04:31:18 -0500185#endif
186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewf6afe722007-06-18 13:50:13 -0500188
189/* Configuration for environment
190 * Environment is embedded in u-boot in the second sector of the flash
191 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200192#define CONFIG_ENV_OFFSET 0x4000
193#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200194#define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liewf6afe722007-06-18 13:50:13 -0500195
angelo@sysam.it6312a952015-03-29 22:54:16 +0200196#define LDS_BOARD_TEXT \
197 . = DEFINED(env_offset) ? env_offset : .; \
198 common/env_embedded.o (.text*);
199
TsiChung Liewf6afe722007-06-18 13:50:13 -0500200/*-----------------------------------------------------------------------
201 * Cache Configuration
202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewf6afe722007-06-18 13:50:13 -0500204
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600205#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200206 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600207#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200208 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600209#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
210#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
211 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
212 CF_ACR_EN | CF_ACR_SM_ALL)
213#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
214 CF_CACR_DCM_P)
215
TsiChung Liewf6afe722007-06-18 13:50:13 -0500216/*-----------------------------------------------------------------------
217 * Chipselect bank definitions
218 */
219/*
220 * CS0 - NOR Flash 1, 2, 4, or 8MB
221 * CS1 - CompactFlash and registers
222 * CS2 - NAND Flash 16, 32, or 64MB
223 * CS3 - Available
224 * CS4 - Available
225 * CS5 - Available
226 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_CS0_BASE 0
228#define CONFIG_SYS_CS0_MASK 0x007f0001
229#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_CS1_BASE 0x10000000
232#define CONFIG_SYS_CS1_MASK 0x001f0001
233#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liewf6afe722007-06-18 13:50:13 -0500234
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800235#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800237#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liewf6afe722007-06-18 13:50:13 -0500239#endif
240
TsiChung Liewf6afe722007-06-18 13:50:13 -0500241#endif /* _M5329EVB_H */