blob: 526a81a382a879c5ba9bc75ee346dc2eaf5b1d36 [file] [log] [blame]
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00001/*
2 * Embest/Timll DevKit3250 board configuration file
3 *
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +03004 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00005 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00007 */
8
9#ifndef __CONFIG_DEVKIT3250_H__
10#define __CONFIG_DEVKIT3250_H__
11
12/* SoC and board defines */
Alexey Brodkin267d8e22014-02-26 17:47:58 +040013#include <linux/sizes.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000014#include <asm/arch/cpu.h>
15
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000016#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250
17
18#define CONFIG_SYS_ICACHE_OFF
19#define CONFIG_SYS_DCACHE_OFF
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030020#if !defined(CONFIG_SPL_BUILD)
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000021#define CONFIG_SKIP_LOWLEVEL_INIT
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030022#endif
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000023
24/*
25 * Memory configurations
26 */
27#define CONFIG_NR_DRAM_BANKS 1
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000028#define CONFIG_SYS_MALLOC_LEN SZ_1M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000029#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
30#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020031#define CONFIG_SYS_TEXT_BASE 0x83F00000
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000032#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + SZ_32K)
33#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - SZ_1M)
34
35#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
36
37#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
38 - GENERATED_GBL_DATA_SIZE)
39
40/*
41 * Serial Driver
42 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030043#define CONFIG_SYS_LPC32XX_UART 5 /* UART5 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000044
45/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020046 * DMA
47 */
48#if !defined(CONFIG_SPL_BUILD)
49#define CONFIG_DMA_LPC32XX
50#endif
51
52/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030053 * I2C
54 */
55#define CONFIG_SYS_I2C
56#define CONFIG_SYS_I2C_LPC32XX
57#define CONFIG_SYS_I2C_SPEED 100000
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030058
59/*
60 * GPIO
61 */
62#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030063
64/*
65 * SSP/SPI
66 */
67#define CONFIG_LPC32XX_SSP
68#define CONFIG_LPC32XX_SSP_TIMEOUT 100000
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030069
70/*
71 * Ethernet
72 */
73#define CONFIG_RMII
74#define CONFIG_PHY_SMSC
75#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030076#define CONFIG_PHY_ADDR 0x1F
77#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030078
79/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000080 * NOR Flash
81 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000082#define CONFIG_SYS_MAX_FLASH_BANKS 1
83#define CONFIG_SYS_MAX_FLASH_SECT 71
84#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
85#define CONFIG_SYS_FLASH_SIZE SZ_4M
86#define CONFIG_SYS_FLASH_CFI
87
88/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030089 * NAND controller
90 */
91#define CONFIG_NAND_LPC32XX_SLC
92#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
93#define CONFIG_SYS_MAX_NAND_DEVICE 1
94#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
95
96/*
97 * NAND chip timings
98 */
99#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
100#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
101#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
102#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
103#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
104#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
105#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
106#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
107
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +0300108#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
109#define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300110#define CONFIG_SYS_NAND_USE_FLASH_BBT
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +0300111
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300112/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +0200113 * USB
114 */
115#define CONFIG_USB_OHCI_LPC32XX
116#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +0200117
118/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000119 * U-Boot General Configurations
120 */
121#define CONFIG_SYS_LONGHELP
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000122#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000123#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
124
125#define CONFIG_AUTO_COMPLETE
126#define CONFIG_CMDLINE_EDITING
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000127
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300128/*
129 * Pass open firmware flat tree
130 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300131
132/*
133 * Environment
134 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000135#define CONFIG_ENV_SIZE SZ_128K
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300136#define CONFIG_ENV_OFFSET 0x000A0000
137
138#define CONFIG_BOOTCOMMAND \
139 "dhcp; " \
140 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \
141 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \
142 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \
143 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \
144 "bootm ${loadaddr} - ${dtbaddr}"
145
146#define CONFIG_EXTRA_ENV_SETTINGS \
147 "autoload=no\0" \
148 "ethaddr=00:01:90:00:C0:81\0" \
149 "dtbaddr=0x81000000\0" \
150 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
151 "tftpdir=vladimir/oe/devkit3250\0" \
152 "userargs=oops=panic\0"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000153
154/*
155 * U-Boot Commands
156 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000157
158/*
159 * Boot Linux
160 */
161#define CONFIG_CMDLINE_TAG
162#define CONFIG_SETUP_MEMORY_TAGS
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000163
164#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000165#define CONFIG_LOADADDR 0x80008000
166
167/*
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300168 * SPL specific defines
169 */
170/* SPL will be executed at offset 0 */
171#define CONFIG_SPL_TEXT_BASE 0x00000000
172
173/* SPL will use SRAM as stack */
174#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300175
176/* Use the framework and generic lib */
177#define CONFIG_SPL_FRAMEWORK
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300178
179/* SPL will use serial */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300180
181/* SPL loads an image from NAND */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300182#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300183#define CONFIG_SPL_NAND_DRIVERS
184
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300185#define CONFIG_SPL_NAND_ECC
186#define CONFIG_SPL_NAND_SOFTECC
187
188#define CONFIG_SPL_MAX_SIZE 0x20000
189#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
190
191/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
192#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
193#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
194
195#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
196#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
197
198/* See common/spl/spl.c spl_set_header_raw_uboot() */
199#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
200
201/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000202 * Include SoC specific configuration
203 */
204#include <asm/arch/config.h>
205
206#endif /* __CONFIG_DEVKIT3250_H__*/