blob: 0266681c52bb012bce9c5adbf3a3d335ce99f271 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Mingkai Hud2396512016-09-07 18:47:28 +08004 */
5
6#ifndef __LS1046A_COMMON_H
7#define __LS1046A_COMMON_H
8
Sumit Gargc064fc72017-03-30 09:53:13 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_QBMAN
12#define SPL_NO_FMAN
13#define SPL_NO_ENV
14#define SPL_NO_MISC
15#define SPL_NO_QSPI
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#endif
York Sun3e512d82018-06-26 14:48:29 -070019#if defined(CONFIG_SPL_BUILD) && \
20 (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
Sumit Gargc064fc72017-03-30 09:53:13 +053021#define SPL_NO_MMC
22#endif
York Sunc5c8e1e2018-06-08 16:37:27 -070023#if defined(CONFIG_SPL_BUILD) && \
York Sunc5c8e1e2018-06-08 16:37:27 -070024 !defined(CONFIG_SPL_FSL_LS_PPA)
Sumit Gargc064fc72017-03-30 09:53:13 +053025#define SPL_NO_IFC
26#endif
27
Mingkai Hud2396512016-09-07 18:47:28 +080028#define CONFIG_REMAKE_ELF
Mingkai Hud2396512016-09-07 18:47:28 +080029#define CONFIG_GICV2
30
31#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053032#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080033
34/* Link Definitions */
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000035#ifdef CONFIG_TFABOOT
36#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
37#else
Mingkai Hud2396512016-09-07 18:47:28 +080038#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000039#endif
Mingkai Hud2396512016-09-07 18:47:28 +080040
Mingkai Hud2396512016-09-07 18:47:28 +080041#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hud2396512016-09-07 18:47:28 +080042
43#define CONFIG_VERY_BIG_RAM
44#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
45#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
46#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
47#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
48
49#define CPU_RELEASE_ADDR secondary_boot_func
50
51/* Generic Timer Definitions */
52#define COUNTER_FREQUENCY 25000000 /* 25MHz */
53
54/* Size of malloc() pool */
55#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
56
57/* Serial Port */
Mingkai Hud2396512016-09-07 18:47:28 +080058#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080060#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080061
Mingkai Hud2396512016-09-07 18:47:28 +080062#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
64/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
Mingkai Hud2396512016-09-07 18:47:28 +080066#define CONFIG_SPL_TEXT_BASE 0x10000000
67#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
68#define CONFIG_SPL_STACK 0x10020000
69#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
70#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
71#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
72#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
74#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053075
76#ifdef CONFIG_SECURE_BOOT
77#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
78/*
79 * HDR would be appended at end of image and copied to DDR along
80 * with U-Boot image. Here u-boot max. size is 512K. So if binary
81 * size increases then increase this size in case of secure boot as
82 * it uses raw u-boot image instead of fit image.
83 */
84#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
85#else
86#define CONFIG_SYS_MONITOR_LEN 0x100000
87#endif /* ifdef CONFIG_SECURE_BOOT */
Mingkai Hud2396512016-09-07 18:47:28 +080088#endif
89
York Sun3e512d82018-06-26 14:48:29 -070090#if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
91#define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl"
92#define CONFIG_SPL_TEXT_BASE 0x10000000
93#define CONFIG_SPL_MAX_SIZE 0x1f000
94#define CONFIG_SPL_STACK 0x10020000
95#define CONFIG_SPL_PAD_TO 0x20000
96#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
97#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
98#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
99 CONFIG_SPL_BSS_MAX_SIZE)
100#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
101#define CONFIG_SYS_MONITOR_LEN 0x100000
102#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
103#endif
104
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800105/* NAND SPL */
106#ifdef CONFIG_NAND_BOOT
107#define CONFIG_SPL_PBL_PAD
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800108#define CONFIG_SPL_LIBCOMMON_SUPPORT
109#define CONFIG_SPL_LIBGENERIC_SUPPORT
110#define CONFIG_SPL_ENV_SUPPORT
111#define CONFIG_SPL_WATCHDOG_SUPPORT
112#define CONFIG_SPL_I2C_SUPPORT
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800113#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
114
115#define CONFIG_SPL_NAND_SUPPORT
116#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
117#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +0530118#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800119#define CONFIG_SPL_STACK 0x1001f000
120#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
121#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
122
123#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
124#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
125#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
126 CONFIG_SPL_BSS_MAX_SIZE)
127#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
128#define CONFIG_SYS_MONITOR_LEN 0xa0000
129#endif
130
Mingkai Hud2396512016-09-07 18:47:28 +0800131/* I2C */
132#define CONFIG_SYS_I2C
Mingkai Hud2396512016-09-07 18:47:28 +0800133
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800134/* PCIe */
135#define CONFIG_PCIE1 /* PCIE controller 1 */
136#define CONFIG_PCIE2 /* PCIE controller 2 */
137#define CONFIG_PCIE3 /* PCIE controller 3 */
138
139#ifdef CONFIG_PCI
140#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800141#endif
142
Yuantian Tangd24716d2018-01-03 15:53:09 +0800143/* SATA */
144#ifndef SPL_NO_SATA
145#define CONFIG_SCSI_AHCI_PLAT
146
147#define CONFIG_SYS_SATA AHCI_BASE_ADDR
148
149#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
150#define CONFIG_SYS_SCSI_MAX_LUN 1
151#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
152 CONFIG_SYS_SCSI_MAX_LUN)
153#endif
154
Mingkai Hud2396512016-09-07 18:47:28 +0800155/* Command line configuration */
Mingkai Hud2396512016-09-07 18:47:28 +0800156
157/* MMC */
Sumit Gargc064fc72017-03-30 09:53:13 +0530158#ifndef SPL_NO_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800159#ifdef CONFIG_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800160#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Mingkai Hud2396512016-09-07 18:47:28 +0800161#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530162#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800163
Mingkai Hud2396512016-09-07 18:47:28 +0800164/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530165#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800166#define CONFIG_SYS_DPAA_FMAN
167#ifdef CONFIG_SYS_DPAA_FMAN
168#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530169#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800170
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000171#ifdef CONFIG_TFABOOT
172#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
173#define CONFIG_ENV_SPI_BUS 0
174#define CONFIG_ENV_SPI_CS 0
175#define CONFIG_ENV_SPI_MAX_HZ 1000000
176#define CONFIG_ENV_SPI_MODE 0x03
177#else
Mingkai Hud2396512016-09-07 18:47:28 +0800178#ifdef CONFIG_SD_BOOT
179/*
180 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
181 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
Alison Wang42f37802017-05-16 10:45:59 +0800182 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
Mingkai Hud2396512016-09-07 18:47:28 +0800183 */
184#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wang42f37802017-05-16 10:45:59 +0800185#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800186#elif defined(CONFIG_QSPI_BOOT)
Mingkai Hud2396512016-09-07 18:47:28 +0800187#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wang42f37802017-05-16 10:45:59 +0800188#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Mingkai Hud2396512016-09-07 18:47:28 +0800189#define CONFIG_ENV_SPI_BUS 0
190#define CONFIG_ENV_SPI_CS 0
191#define CONFIG_ENV_SPI_MAX_HZ 1000000
192#define CONFIG_ENV_SPI_MODE 0x03
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800193#elif defined(CONFIG_NAND_BOOT)
194#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Gong Qianyub91b5cf2017-09-18 16:59:28 +0800195#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800196#else
197#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Alison Wang42f37802017-05-16 10:45:59 +0800198#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Mingkai Hud2396512016-09-07 18:47:28 +0800199#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000200#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800201#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
202#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
203#endif
204
205/* Miscellaneous configurable options */
206#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hud2396512016-09-07 18:47:28 +0800207
208#define CONFIG_HWCONFIG
209#define HWCONFIG_BUFFER_SIZE 128
210
Qianyu Gong6264ab62017-06-15 11:10:09 +0800211#ifndef CONFIG_SPL_BUILD
212#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangd24716d2018-01-03 15:53:09 +0800213 func(SCSI, scsi, 0) \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800214 func(MMC, mmc, 0) \
215 func(USB, usb, 0)
216#include <config_distro_bootcmd.h>
217#endif
218
Sumit Gargc064fc72017-03-30 09:53:13 +0530219#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800220/* Initial environment variables */
221#define CONFIG_EXTRA_ENV_SETTINGS \
222 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800223 "ramdisk_addr=0x800000\0" \
224 "ramdisk_size=0x2000000\0" \
225 "fdt_high=0xffffffffffffffff\0" \
226 "initrd_high=0xffffffffffffffff\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800227 "fdt_addr=0x64f00000\0" \
228 "kernel_addr=0x65000000\0" \
229 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530230 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800231 "fdtheader_addr_r=0x80100000\0" \
232 "kernelheader_addr_r=0x80200000\0" \
233 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530234 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800235 "fdt_addr_r=0x90000000\0" \
236 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800237 "kernel_start=0x1000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530238 "kernelheader_start=0x800000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800239 "kernel_load=0xa0000000\0" \
240 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530241 "kernelheader_size=0x40000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800242 "kernel_addr_sd=0x8000\0" \
243 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530244 "kernelhdr_addr_sd=0x4000\0" \
245 "kernelhdr_size_sd=0x10\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800246 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400247 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800248 BOOTENV \
249 "boot_scripts=ls1046ardb_boot.scr\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530250 "boot_script_hdr=hdr_ls1046ardb_bs.out\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800251 "scan_dev_for_boot_part=" \
252 "part list ${devtype} ${devnum} devplist; " \
253 "env exists devplist || setenv devplist 1; " \
254 "for distro_bootpart in ${devplist}; do " \
255 "if fstype ${devtype} " \
256 "${devnum}:${distro_bootpart} " \
257 "bootfstype; then " \
258 "run scan_dev_for_boot; " \
259 "fi; " \
260 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530261 "scan_dev_for_boot=" \
262 "echo Scanning ${devtype} " \
263 "${devnum}:${distro_bootpart}...; " \
264 "for prefix in ${boot_prefixes}; do " \
265 "run scan_dev_for_scripts; " \
266 "done;" \
267 "\0" \
268 "boot_a_script=" \
269 "load ${devtype} ${devnum}:${distro_bootpart} " \
270 "${scriptaddr} ${prefix}${script}; " \
271 "env exists secureboot && load ${devtype} " \
272 "${devnum}:${distro_bootpart} " \
273 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
274 "&& esbc_validate ${scripthdraddr};" \
275 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800276 "qspi_bootcmd=echo Trying load from qspi..;" \
277 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530278 "$kernel_start $kernel_size; env exists secureboot " \
279 "&& sf read $kernelheader_addr_r $kernelheader_start " \
280 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
281 "bootm $load_addr#$board\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800282 "sd_bootcmd=echo Trying load from SD ..;" \
283 "mmcinfo; mmc read $load_addr " \
284 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530285 "env exists secureboot && mmc read $kernelheader_addr_r " \
286 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
287 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800288 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800289
Sumit Gargc064fc72017-03-30 09:53:13 +0530290#endif
291
Mingkai Hud2396512016-09-07 18:47:28 +0800292/* Monitor Command Prompt */
293#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Gargc064fc72017-03-30 09:53:13 +0530294
Mingkai Hud2396512016-09-07 18:47:28 +0800295#define CONFIG_SYS_MAXARGS 64 /* max command args */
296
297#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
298
Simon Glass89e0a3a2017-05-17 08:23:10 -0600299#include <asm/arch/soc.h>
300
Mingkai Hud2396512016-09-07 18:47:28 +0800301#endif /* __LS1046A_COMMON_H */