Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2016 Freescale Semiconductor |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __LS1046A_COMMON_H |
| 7 | #define __LS1046A_COMMON_H |
| 8 | |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 9 | /* SPL build */ |
| 10 | #ifdef CONFIG_SPL_BUILD |
| 11 | #define SPL_NO_QBMAN |
| 12 | #define SPL_NO_FMAN |
| 13 | #define SPL_NO_ENV |
| 14 | #define SPL_NO_MISC |
| 15 | #define SPL_NO_QSPI |
| 16 | #define SPL_NO_USB |
| 17 | #define SPL_NO_SATA |
| 18 | #endif |
York Sun | 3e512d8 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 19 | #if defined(CONFIG_SPL_BUILD) && \ |
| 20 | (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT)) |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 21 | #define SPL_NO_MMC |
| 22 | #endif |
York Sun | c5c8e1e | 2018-06-08 16:37:27 -0700 | [diff] [blame] | 23 | #if defined(CONFIG_SPL_BUILD) && \ |
York Sun | c5c8e1e | 2018-06-08 16:37:27 -0700 | [diff] [blame] | 24 | !defined(CONFIG_SPL_FSL_LS_PPA) |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 25 | #define SPL_NO_IFC |
| 26 | #endif |
| 27 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 28 | #define CONFIG_REMAKE_ELF |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 29 | #define CONFIG_GICV2 |
| 30 | |
| 31 | #include <asm/arch/config.h> |
Bharat Bhushan | c882dd7 | 2017-03-22 12:06:28 +0530 | [diff] [blame] | 32 | #include <asm/arch/stream_id_lsch2.h> |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 33 | |
| 34 | /* Link Definitions */ |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 35 | #ifdef CONFIG_TFABOOT |
| 36 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE |
| 37 | #else |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 38 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 39 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 40 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 41 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 42 | |
| 43 | #define CONFIG_VERY_BIG_RAM |
| 44 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 |
| 45 | #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
| 46 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 47 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL |
| 48 | |
| 49 | #define CPU_RELEASE_ADDR secondary_boot_func |
| 50 | |
| 51 | /* Generic Timer Definitions */ |
| 52 | #define COUNTER_FREQUENCY 25000000 /* 25MHz */ |
| 53 | |
| 54 | /* Size of malloc() pool */ |
| 55 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) |
| 56 | |
| 57 | /* Serial Port */ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 58 | #define CONFIG_SYS_NS16550_SERIAL |
| 59 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 60 | #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 61 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 62 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 63 | |
| 64 | /* SD boot SPL */ |
| 65 | #ifdef CONFIG_SD_BOOT |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 66 | #define CONFIG_SPL_TEXT_BASE 0x10000000 |
| 67 | #define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */ |
| 68 | #define CONFIG_SPL_STACK 0x10020000 |
| 69 | #define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */ |
| 70 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 71 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 72 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 73 | CONFIG_SPL_BSS_MAX_SIZE) |
| 74 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
Ruchika Gupta | 0009c8f | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 75 | |
| 76 | #ifdef CONFIG_SECURE_BOOT |
| 77 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 78 | /* |
| 79 | * HDR would be appended at end of image and copied to DDR along |
| 80 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 81 | * size increases then increase this size in case of secure boot as |
| 82 | * it uses raw u-boot image instead of fit image. |
| 83 | */ |
| 84 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
| 85 | #else |
| 86 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
| 87 | #endif /* ifdef CONFIG_SECURE_BOOT */ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 88 | #endif |
| 89 | |
York Sun | 3e512d8 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 90 | #if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL) |
| 91 | #define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl" |
| 92 | #define CONFIG_SPL_TEXT_BASE 0x10000000 |
| 93 | #define CONFIG_SPL_MAX_SIZE 0x1f000 |
| 94 | #define CONFIG_SPL_STACK 0x10020000 |
| 95 | #define CONFIG_SPL_PAD_TO 0x20000 |
| 96 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 97 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 98 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 99 | CONFIG_SPL_BSS_MAX_SIZE) |
| 100 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 101 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
| 102 | #define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE |
| 103 | #endif |
| 104 | |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 105 | /* NAND SPL */ |
| 106 | #ifdef CONFIG_NAND_BOOT |
| 107 | #define CONFIG_SPL_PBL_PAD |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 108 | #define CONFIG_SPL_LIBCOMMON_SUPPORT |
| 109 | #define CONFIG_SPL_LIBGENERIC_SUPPORT |
| 110 | #define CONFIG_SPL_ENV_SUPPORT |
| 111 | #define CONFIG_SPL_WATCHDOG_SUPPORT |
| 112 | #define CONFIG_SPL_I2C_SUPPORT |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 113 | #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT |
| 114 | |
| 115 | #define CONFIG_SPL_NAND_SUPPORT |
| 116 | #define CONFIG_SPL_DRIVERS_MISC_SUPPORT |
| 117 | #define CONFIG_SPL_TEXT_BASE 0x10000000 |
Ruchika Gupta | 0009c8f | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 118 | #define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */ |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 119 | #define CONFIG_SPL_STACK 0x1001f000 |
| 120 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
| 121 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 122 | |
| 123 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 124 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 125 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 126 | CONFIG_SPL_BSS_MAX_SIZE) |
| 127 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 128 | #define CONFIG_SYS_MONITOR_LEN 0xa0000 |
| 129 | #endif |
| 130 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 131 | /* I2C */ |
| 132 | #define CONFIG_SYS_I2C |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 133 | |
Hou Zhiqiang | 105457e | 2017-04-14 16:49:01 +0800 | [diff] [blame] | 134 | /* PCIe */ |
| 135 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 136 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 137 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
| 138 | |
| 139 | #ifdef CONFIG_PCI |
| 140 | #define CONFIG_PCI_SCAN_SHOW |
Hou Zhiqiang | 105457e | 2017-04-14 16:49:01 +0800 | [diff] [blame] | 141 | #endif |
| 142 | |
Yuantian Tang | d24716d | 2018-01-03 15:53:09 +0800 | [diff] [blame] | 143 | /* SATA */ |
| 144 | #ifndef SPL_NO_SATA |
| 145 | #define CONFIG_SCSI_AHCI_PLAT |
| 146 | |
| 147 | #define CONFIG_SYS_SATA AHCI_BASE_ADDR |
| 148 | |
| 149 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 |
| 150 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 151 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ |
| 152 | CONFIG_SYS_SCSI_MAX_LUN) |
| 153 | #endif |
| 154 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 155 | /* Command line configuration */ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 156 | |
| 157 | /* MMC */ |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 158 | #ifndef SPL_NO_MMC |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 159 | #ifdef CONFIG_MMC |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 160 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 161 | #endif |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 162 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 163 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 164 | /* FMan ucode */ |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 165 | #ifndef SPL_NO_FMAN |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 166 | #define CONFIG_SYS_DPAA_FMAN |
| 167 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 168 | #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 169 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 170 | |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 171 | #ifdef CONFIG_TFABOOT |
| 172 | #define CONFIG_SYS_FMAN_FW_ADDR 0x900000 |
| 173 | #define CONFIG_ENV_SPI_BUS 0 |
| 174 | #define CONFIG_ENV_SPI_CS 0 |
| 175 | #define CONFIG_ENV_SPI_MAX_HZ 1000000 |
| 176 | #define CONFIG_ENV_SPI_MODE 0x03 |
| 177 | #else |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 178 | #ifdef CONFIG_SD_BOOT |
| 179 | /* |
| 180 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
| 181 | * about 1MB (2048 blocks), Env is stored after the image, and the env size is |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 182 | * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800). |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 183 | */ |
| 184 | #define CONFIG_SYS_QE_FMAN_FW_IN_MMC |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 185 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 186 | #elif defined(CONFIG_QSPI_BOOT) |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 187 | #define CONFIG_SYS_QE_FW_IN_SPIFLASH |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 188 | #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 189 | #define CONFIG_ENV_SPI_BUS 0 |
| 190 | #define CONFIG_ENV_SPI_CS 0 |
| 191 | #define CONFIG_ENV_SPI_MAX_HZ 1000000 |
| 192 | #define CONFIG_ENV_SPI_MODE 0x03 |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 193 | #elif defined(CONFIG_NAND_BOOT) |
| 194 | #define CONFIG_SYS_QE_FMAN_FW_IN_NAND |
Gong Qianyu | b91b5cf | 2017-09-18 16:59:28 +0800 | [diff] [blame] | 195 | #define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Shaohui Xie | 085ac1c | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 196 | #else |
| 197 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
Alison Wang | 42f3780 | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 198 | #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 199 | #endif |
Rajesh Bhagat | cb6153b | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 200 | #endif |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 201 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 202 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
| 203 | #endif |
| 204 | |
| 205 | /* Miscellaneous configurable options */ |
| 206 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 207 | |
| 208 | #define CONFIG_HWCONFIG |
| 209 | #define HWCONFIG_BUFFER_SIZE 128 |
| 210 | |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 211 | #ifndef CONFIG_SPL_BUILD |
| 212 | #define BOOT_TARGET_DEVICES(func) \ |
Yuantian Tang | d24716d | 2018-01-03 15:53:09 +0800 | [diff] [blame] | 213 | func(SCSI, scsi, 0) \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 214 | func(MMC, mmc, 0) \ |
| 215 | func(USB, usb, 0) |
| 216 | #include <config_distro_bootcmd.h> |
| 217 | #endif |
| 218 | |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 219 | #ifndef SPL_NO_MISC |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 220 | /* Initial environment variables */ |
| 221 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 222 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 223 | "ramdisk_addr=0x800000\0" \ |
| 224 | "ramdisk_size=0x2000000\0" \ |
| 225 | "fdt_high=0xffffffffffffffff\0" \ |
| 226 | "initrd_high=0xffffffffffffffff\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 227 | "fdt_addr=0x64f00000\0" \ |
| 228 | "kernel_addr=0x65000000\0" \ |
| 229 | "scriptaddr=0x80000000\0" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 230 | "scripthdraddr=0x80080000\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 231 | "fdtheader_addr_r=0x80100000\0" \ |
| 232 | "kernelheader_addr_r=0x80200000\0" \ |
| 233 | "load_addr=0xa0000000\0" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 234 | "kernel_addr_r=0x81000000\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 235 | "fdt_addr_r=0x90000000\0" \ |
| 236 | "ramdisk_addr_r=0xa0000000\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 237 | "kernel_start=0x1000000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 238 | "kernelheader_start=0x800000\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 239 | "kernel_load=0xa0000000\0" \ |
| 240 | "kernel_size=0x2800000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 241 | "kernelheader_size=0x40000\0" \ |
Shengzhou Liu | 47e7e03 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 242 | "kernel_addr_sd=0x8000\0" \ |
| 243 | "kernel_size_sd=0x14000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 244 | "kernelhdr_addr_sd=0x4000\0" \ |
| 245 | "kernelhdr_size_sd=0x10\0" \ |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 246 | "console=ttyS0,115200\0" \ |
Tom Rini | 5ad8e11 | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 247 | CONFIG_MTDPARTS_DEFAULT "\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 248 | BOOTENV \ |
| 249 | "boot_scripts=ls1046ardb_boot.scr\0" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 250 | "boot_script_hdr=hdr_ls1046ardb_bs.out\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 251 | "scan_dev_for_boot_part=" \ |
| 252 | "part list ${devtype} ${devnum} devplist; " \ |
| 253 | "env exists devplist || setenv devplist 1; " \ |
| 254 | "for distro_bootpart in ${devplist}; do " \ |
| 255 | "if fstype ${devtype} " \ |
| 256 | "${devnum}:${distro_bootpart} " \ |
| 257 | "bootfstype; then " \ |
| 258 | "run scan_dev_for_boot; " \ |
| 259 | "fi; " \ |
| 260 | "done\0" \ |
Sumit Garg | 860a3bd | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 261 | "scan_dev_for_boot=" \ |
| 262 | "echo Scanning ${devtype} " \ |
| 263 | "${devnum}:${distro_bootpart}...; " \ |
| 264 | "for prefix in ${boot_prefixes}; do " \ |
| 265 | "run scan_dev_for_scripts; " \ |
| 266 | "done;" \ |
| 267 | "\0" \ |
| 268 | "boot_a_script=" \ |
| 269 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 270 | "${scriptaddr} ${prefix}${script}; " \ |
| 271 | "env exists secureboot && load ${devtype} " \ |
| 272 | "${devnum}:${distro_bootpart} " \ |
| 273 | "${scripthdraddr} ${prefix}${boot_script_hdr} " \ |
| 274 | "&& esbc_validate ${scripthdraddr};" \ |
| 275 | "source ${scriptaddr}\0" \ |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 276 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 277 | "sf probe && sf read $load_addr " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 278 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 279 | "&& sf read $kernelheader_addr_r $kernelheader_start " \ |
| 280 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 281 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | 47e7e03 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 282 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 283 | "mmcinfo; mmc read $load_addr " \ |
| 284 | "$kernel_addr_sd $kernel_size_sd && " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 285 | "env exists secureboot && mmc read $kernelheader_addr_r " \ |
| 286 | "$kernelhdr_addr_sd $kernelhdr_size_sd " \ |
| 287 | " && esbc_validate ${kernelheader_addr_r};" \ |
Shengzhou Liu | 47e7e03 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 288 | "bootm $load_addr#$board\0" |
Qianyu Gong | 6264ab6 | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 289 | |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 290 | #endif |
| 291 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 292 | /* Monitor Command Prompt */ |
| 293 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Sumit Garg | c064fc7 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 294 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 295 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 296 | |
| 297 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 298 | |
Simon Glass | 89e0a3a | 2017-05-17 08:23:10 -0600 | [diff] [blame] | 299 | #include <asm/arch/soc.h> |
| 300 | |
Mingkai Hu | d239651 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 301 | #endif /* __LS1046A_COMMON_H */ |