blob: 4850b1b934c31c1268d98dd4e8790749be4979ec [file] [log] [blame]
Peng Fanc47e09d2019-12-30 17:46:21 +08001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2019 NXP
4 */
5
6#ifndef __IMX8MP_EVK_H
7#define __IMX8MP_EVK_H
8
9#include <linux/sizes.h>
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080011#include <asm/arch/imx-regs.h>
12
Peng Fan7be67ce2020-07-28 17:28:57 +080013#define CONFIG_SYS_BOOTM_LEN (32 * SZ_1M)
14
Peng Fanc47e09d2019-12-30 17:46:21 +080015#define CONFIG_SPL_MAX_SIZE (152 * 1024)
16#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
17#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
18#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300
Peng Fanc47e09d2019-12-30 17:46:21 +080019#define CONFIG_SYS_UBOOT_BASE (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
20
21#ifdef CONFIG_SPL_BUILD
22/*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
23#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
Peng Fan8df28af2020-05-26 20:33:50 -030024#define CONFIG_SPL_STACK 0x960000
25#define CONFIG_SPL_BSS_START_ADDR 0x0098FC00
26#define CONFIG_SPL_BSS_MAX_SIZE 0x400 /* 1 KB */
27#define CONFIG_SYS_SPL_MALLOC_START 0x42200000
28#define CONFIG_SYS_SPL_MALLOC_SIZE SZ_512K /* 512 KB */
Peng Fanc47e09d2019-12-30 17:46:21 +080029
Peng Fanc47e09d2019-12-30 17:46:21 +080030#define CONFIG_SPL_ABORT_ON_RAW_IMAGE
31
32#undef CONFIG_DM_MMC
33#undef CONFIG_DM_PMIC
34#undef CONFIG_DM_PMIC_PFUZE100
35
36#define CONFIG_POWER
37#define CONFIG_POWER_I2C
38#define CONFIG_POWER_PCA9450
39
40#undef CONFIG_DM_I2C
41#define CONFIG_SYS_I2C
42
43#endif
44
Peng Fan4f0c97b2020-12-25 16:16:34 +080045#if defined(CONFIG_CMD_NET)
46#define CONFIG_ETHPRIME "eth1" /* Set eqos to primary since we use its MDIO */
47
48#define CONFIG_FEC_XCV_TYPE RGMII
49#define CONFIG_FEC_MXC_PHYADDR 1
50#define FEC_QUIRK_ENET_MAC
51
52#define DWC_NET_PHYADDR 1
53#ifdef CONFIG_DWC_ETH_QOS
54#define CONFIG_SYS_NONCACHED_MEMORY (1 * SZ_1M) /* 1M */
55#endif
56
57#define PHY_ANEG_TIMEOUT 20000
58
59#endif
60
Alice Guoe0e5ba22020-12-18 15:19:26 +080061#ifndef CONFIG_SPL_BUILD
62#define BOOT_TARGET_DEVICES(func) \
63 func(MMC, mmc, 1) \
64 func(MMC, mmc, 2)
65
66#include <config_distro_bootcmd.h>
67#endif
68
Peng Fanc47e09d2019-12-30 17:46:21 +080069/* Initial environment variables */
70#define CONFIG_EXTRA_ENV_SETTINGS \
Alice Guoe0e5ba22020-12-18 15:19:26 +080071 BOOTENV \
72 "scriptaddr=0x43500000\0" \
73 "kernel_addr_r=0x40880000\0" \
Peng Fanc47e09d2019-12-30 17:46:21 +080074 "image=Image\0" \
75 "console=ttymxc1,115200 earlycon=ec_imx6q,0x30890000,115200\0" \
76 "fdt_addr=0x43000000\0" \
Peng Fanc47e09d2019-12-30 17:46:21 +080077 "boot_fdt=try\0" \
78 "fdt_file=" CONFIG_DEFAULT_FDT_FILE "\0" \
79 "initrd_addr=0x43800000\0" \
Grygorii Tertychnyi4d7cbe52020-08-21 15:39:43 +020080 "bootm_size=0x10000000\0" \
Peng Fanc47e09d2019-12-30 17:46:21 +080081 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
82 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
Peng Fanc47e09d2019-12-30 17:46:21 +080083
84/* Link Definitions */
85#define CONFIG_LOADADDR 0x40480000
86
87#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
88
89#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
90#define CONFIG_SYS_INIT_RAM_SIZE 0x80000
91#define CONFIG_SYS_INIT_SP_OFFSET \
92 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
93#define CONFIG_SYS_INIT_SP_ADDR \
94 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
95
Peng Fanc47e09d2019-12-30 17:46:21 +080096#define CONFIG_MMCROOT "/dev/mmcblk1p2" /* USDHC2 */
97
98/* Size of malloc() pool */
99#define CONFIG_SYS_MALLOC_LEN SZ_32M
100
101/* Totally 6GB DDR */
102#define CONFIG_SYS_SDRAM_BASE 0x40000000
103#define PHYS_SDRAM 0x40000000
104#define PHYS_SDRAM_SIZE 0xC0000000 /* 3 GB */
105#define PHYS_SDRAM_2 0x100000000
106#define PHYS_SDRAM_2_SIZE 0xC0000000 /* 3 GB */
107
Peng Fanc47e09d2019-12-30 17:46:21 +0800108#define CONFIG_MXC_UART_BASE UART2_BASE_ADDR
109
110/* Monitor Command Prompt */
Peng Fanc47e09d2019-12-30 17:46:21 +0800111#define CONFIG_SYS_CBSIZE 2048
112#define CONFIG_SYS_MAXARGS 64
113#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
114#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
115 sizeof(CONFIG_SYS_PROMPT) + 16)
116
117#define CONFIG_FSL_USDHC
118
119#define CONFIG_SYS_FSL_USDHC_NUM 2
120#define CONFIG_SYS_FSL_ESDHC_ADDR 0
121
122#define CONFIG_SYS_MMC_IMG_LOAD_PART 1
123
124#define CONFIG_SYS_I2C_SPEED 100000
125
126#endif