blob: 34d91cd68808e7c9855dbaf3904d3d64c6814c7c [file] [log] [blame]
Peng Fan3fe8c8d2019-12-30 17:39:18 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2019 NXP
4 * Peng Fan <peng.fan@nxp.com>
5 */
6
Peng Fan3fe8c8d2019-12-30 17:39:18 +08007#include <clk.h>
8#include <clk-uclass.h>
9#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Peng Fan3fe8c8d2019-12-30 17:39:18 +080011#include <asm/arch/clock.h>
12#include <asm/arch/imx-regs.h>
13#include <dt-bindings/clock/imx8mp-clock.h>
14
15#include "clk.h"
16
Michael Trimarchif9b6d172024-07-07 10:20:01 +020017static const char * const pll_ref_sels[] = { "clock-osc-24m", "dummy", "dummy", "dummy", };
18static const char * const dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", };
19static const char * const arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", };
20static const char * const sys_pll1_bypass_sels[] = {"sys_pll1", "sys_pll1_ref_sel", };
21static const char * const sys_pll2_bypass_sels[] = {"sys_pll2", "sys_pll2_ref_sel", };
22static const char * const sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080023
Hou Zhiqiang04a06432024-08-01 11:59:46 +080024static const char * const imx8mp_arm_core_sels[] = {"arm_a53_src", "arm_pll_out", };
25
Michael Trimarchif9b6d172024-07-07 10:20:01 +020026static const char * const imx8mp_a53_sels[] = {"clock-osc-24m", "arm_pll_out", "sys_pll2_500m",
27 "sys_pll2_1000m", "sys_pll1_800m", "sys_pll1_400m",
28 "audio_pll1_out", "sys_pll3_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080029
Michael Trimarchif9b6d172024-07-07 10:20:01 +020030static const char * const imx8mp_hsio_axi_sels[] = {"clock-osc-24m", "sys_pll2_500m", "sys_pll1_800m",
31 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
32 "clk_ext4", "audio_pll2_out", };
Marek Vasut55452b62022-04-01 03:17:29 +020033
Michael Trimarchif9b6d172024-07-07 10:20:01 +020034static const char * const imx8mp_main_axi_sels[] = {"clock-osc-24m", "sys_pll2_333m", "sys_pll1_800m",
35 "sys_pll2_250m", "sys_pll2_1000m", "audio_pll1_out",
36 "video_pll1_out", "sys_pll1_100m",};
Peng Fan3fe8c8d2019-12-30 17:39:18 +080037
Michael Trimarchif9b6d172024-07-07 10:20:01 +020038static const char * const imx8mp_enet_axi_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m",
39 "sys_pll2_250m", "sys_pll2_200m", "audio_pll1_out",
40 "video_pll1_out", "sys_pll3_out", };
Ye Liee9c2132020-04-21 20:19:24 -070041
Michael Trimarchif9b6d172024-07-07 10:20:01 +020042static const char * const imx8mp_nand_usdhc_sels[] = {"clock-osc-24m", "sys_pll1_266m", "sys_pll1_800m",
43 "sys_pll2_200m", "sys_pll1_133m", "sys_pll3_out",
44 "sys_pll2_250m", "audio_pll1_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080045
Michael Trimarchif9b6d172024-07-07 10:20:01 +020046static const char * const imx8mp_noc_sels[] = {"clock-osc-24m", "sys_pll1_800m", "sys_pll3_out",
47 "sys_pll2_1000m", "sys_pll2_500m", "audio_pll1_out",
48 "video_pll1_out", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080049
Michael Trimarchif9b6d172024-07-07 10:20:01 +020050static const char * const imx8mp_noc_io_sels[] = {"clock-osc-24m", "sys_pll1_800m", "sys_pll3_out",
51 "sys_pll2_1000m", "sys_pll2_500m", "audio_pll1_out",
52 "video_pll1_out", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080053
Michael Trimarchif9b6d172024-07-07 10:20:01 +020054static const char * const imx8mp_ahb_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_800m",
55 "sys_pll1_400m", "sys_pll2_125m", "sys_pll3_out",
56 "audio_pll1_out", "video_pll1_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080057
Michael Trimarchif9b6d172024-07-07 10:20:01 +020058static const char * const imx8mp_dram_alt_sels[] = {"clock-osc-24m", "sys_pll1_800m", "sys_pll1_100m",
59 "sys_pll2_500m", "sys_pll2_1000m", "sys_pll3_out",
60 "audio_pll1_out", "sys_pll1_266m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080061
Michael Trimarchif9b6d172024-07-07 10:20:01 +020062static const char * const imx8mp_dram_apb_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
63 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
64 "sys_pll2_250m", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080065
Sumit Garg03f76d92024-03-21 20:24:57 +053066static const char * const imx8mp_pcie_aux_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll2_50m",
67 "sys_pll3_out", "sys_pll2_100m", "sys_pll1_80m",
68 "sys_pll1_160m", "sys_pll1_200m", };
69
Michael Trimarchif9b6d172024-07-07 10:20:01 +020070static const char * const imx8mp_i2c5_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
71 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
72 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080073
Michael Trimarchif9b6d172024-07-07 10:20:01 +020074static const char * const imx8mp_i2c6_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
75 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
76 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080077
Michael Trimarchif9b6d172024-07-07 10:20:01 +020078static const char * const imx8mp_enet_qos_sels[] = {"clock-osc-24m", "sys_pll2_125m", "sys_pll2_50m",
79 "sys_pll2_100m", "sys_pll1_160m", "audio_pll1_out",
80 "video_pll1_out", "clk_ext4", };
Marek Vasutd4e448d2023-03-06 15:53:41 +010081
Michael Trimarchif9b6d172024-07-07 10:20:01 +020082static const char * const imx8mp_enet_qos_timer_sels[] = {"clock-osc-24m", "sys_pll2_100m", "audio_pll1_out",
83 "clk_ext1", "clk_ext2", "clk_ext3",
84 "clk_ext4", "video_pll1_out", };
Marek Vasutd4e448d2023-03-06 15:53:41 +010085
Michael Trimarchif9b6d172024-07-07 10:20:01 +020086static const char * const imx8mp_usdhc1_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m",
87 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
88 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080089
Michael Trimarchif9b6d172024-07-07 10:20:01 +020090static const char * const imx8mp_usdhc2_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m",
91 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
92 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080093
Michael Trimarchif9b6d172024-07-07 10:20:01 +020094static const char * const imx8mp_i2c1_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
95 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
96 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080097
Michael Trimarchif9b6d172024-07-07 10:20:01 +020098static const char * const imx8mp_i2c2_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
99 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
100 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800101
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200102static const char * const imx8mp_i2c3_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
103 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
104 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800105
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200106static const char * const imx8mp_i2c4_sels[] = {"clock-osc-24m", "sys_pll1_160m", "sys_pll2_50m",
107 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
108 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800109
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200110static const char * const imx8mp_uart1_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
111 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
112 "clk_ext4", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800113
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200114static const char * const imx8mp_uart2_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
115 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
116 "clk_ext3", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800117
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200118static const char * const imx8mp_uart3_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
119 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
120 "clk_ext4", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800121
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200122static const char * const imx8mp_uart4_sels[] = {"clock-osc-24m", "sys_pll1_80m", "sys_pll2_200m",
123 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
Marek Vasut55452b62022-04-01 03:17:29 +0200124 "clk_ext3", "audio_pll2_out", };
125
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200126static const char * const imx8mp_usb_core_ref_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m",
127 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
128 "clk_ext3", "audio_pll2_out", };
Marek Vasut55452b62022-04-01 03:17:29 +0200129
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200130static const char * const imx8mp_usb_phy_ref_sels[] = {"clock-osc-24m", "sys_pll1_100m", "sys_pll1_40m",
131 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
132 "clk_ext3", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800133
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200134static const char * const imx8mp_gic_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
135 "sys_pll2_100m", "sys_pll1_800m",
136 "sys_pll2_500m", "clk_ext4", "audio_pll2_out" };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100137
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200138static const char * const imx8mp_pwm1_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
139 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
140 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100141
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200142static const char * const imx8mp_pwm2_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
143 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
144 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100145
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200146static const char * const imx8mp_pwm3_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
147 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
148 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100149
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200150static const char * const imx8mp_pwm4_sels[] = {"clock-osc-24m", "sys_pll2_100m", "sys_pll1_160m",
151 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
152 "sys_pll1_80m", "video_pll1_out", };
153
154static const char * const imx8mp_ecspi1_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
Elmar Albert81528d12022-04-06 13:39:50 +0200155 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
156 "sys_pll2_250m", "audio_pll2_out", };
157
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200158static const char * const imx8mp_ecspi2_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
Elmar Albert81528d12022-04-06 13:39:50 +0200159 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
160 "sys_pll2_250m", "audio_pll2_out", };
161
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200162static const char * const imx8mp_ecspi3_sels[] = {"clock-osc-24m", "sys_pll2_200m", "sys_pll1_40m",
Elmar Albert81528d12022-04-06 13:39:50 +0200163 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
164 "sys_pll2_250m", "audio_pll2_out", };
165
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200166static const char * const imx8mp_wdog_sels[] = {"clock-osc-24m", "sys_pll1_133m", "sys_pll1_160m",
167 "vpu_pll_out", "sys_pll2_125m", "sys_pll3_out",
168 "sys_pll1_80m", "sys_pll2_166m" };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800169
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200170static const char * const imx8mp_qspi_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll2_333m",
171 "sys_pll2_500m", "audio_pll2_out", "sys_pll1_266m",
172 "sys_pll3_out", "sys_pll1_100m", };
Ye Liee9c2132020-04-21 20:19:24 -0700173
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200174static const char * const imx8mp_usdhc3_sels[] = {"clock-osc-24m", "sys_pll1_400m", "sys_pll1_800m",
175 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
176 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800177
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200178static const char * const imx8mp_enet_ref_sels[] = {"clock-osc-24m", "sys_pll2_125m", "sys_pll2_50m",
179 "sys_pll2_100m", "sys_pll1_160m", "audio_pll1_out",
180 "video_pll1_out", "clk_ext4", };
Ye Liee9c2132020-04-21 20:19:24 -0700181
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200182static const char * const imx8mp_enet_timer_sels[] = {"clock-osc-24m", "sys_pll2_100m", "audio_pll1_out",
183 "clk_ext1", "clk_ext2", "clk_ext3",
184 "clk_ext4", "video_pll1_out", };
Ye Liee9c2132020-04-21 20:19:24 -0700185
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200186static const char * const imx8mp_enet_phy_ref_sels[] = {"clock-osc-24m", "sys_pll2_50m", "sys_pll2_125m",
187 "sys_pll2_200m", "sys_pll2_500m", "audio_pll1_out",
188 "video_pll1_out", "audio_pll2_out", };
Ye Liee9c2132020-04-21 20:19:24 -0700189
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200190static const char * const imx8mp_dram_core_sels[] = {"dram_pll_out", "dram_alt_root", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800191
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800192static int imx8mp_clk_probe(struct udevice *dev)
193{
Marek Vasut3c2d27a2022-04-13 00:41:10 +0200194 struct clk osc_24m_clk, osc_32k_clk;
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800195 void __iomem *base;
Marek Vasut3c2d27a2022-04-13 00:41:10 +0200196 int ret;
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800197
198 base = (void *)ANATOP_BASE_ADDR;
199
200 clk_dm(IMX8MP_DRAM_PLL_REF_SEL, imx_clk_mux("dram_pll_ref_sel", base + 0x50, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
201 clk_dm(IMX8MP_ARM_PLL_REF_SEL, imx_clk_mux("arm_pll_ref_sel", base + 0x84, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
202 clk_dm(IMX8MP_SYS_PLL1_REF_SEL, imx_clk_mux("sys_pll1_ref_sel", base + 0x94, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
203 clk_dm(IMX8MP_SYS_PLL2_REF_SEL, imx_clk_mux("sys_pll2_ref_sel", base + 0x104, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
204 clk_dm(IMX8MP_SYS_PLL3_REF_SEL, imx_clk_mux("sys_pll3_ref_sel", base + 0x114, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
205
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700206 clk_dm(IMX8MP_DRAM_PLL, imx_clk_pll14xx("dram_pll", "dram_pll_ref_sel", base + 0x50,
207 &imx_1443x_dram_pll));
208 clk_dm(IMX8MP_ARM_PLL, imx_clk_pll14xx("arm_pll", "arm_pll_ref_sel", base + 0x84,
209 &imx_1416x_pll));
210 clk_dm(IMX8MP_SYS_PLL1, imx_clk_pll14xx("sys_pll1", "sys_pll1_ref_sel", base + 0x94,
211 &imx_1416x_pll));
212 clk_dm(IMX8MP_SYS_PLL2, imx_clk_pll14xx("sys_pll2", "sys_pll2_ref_sel", base + 0x104,
213 &imx_1416x_pll));
214 clk_dm(IMX8MP_SYS_PLL3, imx_clk_pll14xx("sys_pll3", "sys_pll3_ref_sel", base + 0x114,
215 &imx_1416x_pll));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800216
217 clk_dm(IMX8MP_DRAM_PLL_BYPASS, imx_clk_mux_flags("dram_pll_bypass", base + 0x50, 4, 1, dram_pll_bypass_sels, ARRAY_SIZE(dram_pll_bypass_sels), CLK_SET_RATE_PARENT));
218 clk_dm(IMX8MP_ARM_PLL_BYPASS, imx_clk_mux_flags("arm_pll_bypass", base + 0x84, 4, 1, arm_pll_bypass_sels, ARRAY_SIZE(arm_pll_bypass_sels), CLK_SET_RATE_PARENT));
219 clk_dm(IMX8MP_SYS_PLL1_BYPASS, imx_clk_mux_flags("sys_pll1_bypass", base + 0x94, 4, 1, sys_pll1_bypass_sels, ARRAY_SIZE(sys_pll1_bypass_sels), CLK_SET_RATE_PARENT));
220 clk_dm(IMX8MP_SYS_PLL2_BYPASS, imx_clk_mux_flags("sys_pll2_bypass", base + 0x104, 4, 1, sys_pll2_bypass_sels, ARRAY_SIZE(sys_pll2_bypass_sels), CLK_SET_RATE_PARENT));
221 clk_dm(IMX8MP_SYS_PLL3_BYPASS, imx_clk_mux_flags("sys_pll3_bypass", base + 0x114, 4, 1, sys_pll3_bypass_sels, ARRAY_SIZE(sys_pll3_bypass_sels), CLK_SET_RATE_PARENT));
222
223 clk_dm(IMX8MP_DRAM_PLL_OUT, imx_clk_gate("dram_pll_out", "dram_pll_bypass", base + 0x50, 13));
224 clk_dm(IMX8MP_ARM_PLL_OUT, imx_clk_gate("arm_pll_out", "arm_pll_bypass", base + 0x84, 11));
225 clk_dm(IMX8MP_SYS_PLL1_OUT, imx_clk_gate("sys_pll1_out", "sys_pll1_bypass", base + 0x94, 11));
226 clk_dm(IMX8MP_SYS_PLL2_OUT, imx_clk_gate("sys_pll2_out", "sys_pll2_bypass", base + 0x104, 11));
227 clk_dm(IMX8MP_SYS_PLL3_OUT, imx_clk_gate("sys_pll3_out", "sys_pll3_bypass", base + 0x114, 11));
228
229 clk_dm(IMX8MP_SYS_PLL1_40M, imx_clk_fixed_factor("sys_pll1_40m", "sys_pll1_out", 1, 20));
230 clk_dm(IMX8MP_SYS_PLL1_80M, imx_clk_fixed_factor("sys_pll1_80m", "sys_pll1_out", 1, 10));
231 clk_dm(IMX8MP_SYS_PLL1_100M, imx_clk_fixed_factor("sys_pll1_100m", "sys_pll1_out", 1, 8));
232 clk_dm(IMX8MP_SYS_PLL1_133M, imx_clk_fixed_factor("sys_pll1_133m", "sys_pll1_out", 1, 6));
233 clk_dm(IMX8MP_SYS_PLL1_160M, imx_clk_fixed_factor("sys_pll1_160m", "sys_pll1_out", 1, 5));
234 clk_dm(IMX8MP_SYS_PLL1_200M, imx_clk_fixed_factor("sys_pll1_200m", "sys_pll1_out", 1, 4));
235 clk_dm(IMX8MP_SYS_PLL1_266M, imx_clk_fixed_factor("sys_pll1_266m", "sys_pll1_out", 1, 3));
236 clk_dm(IMX8MP_SYS_PLL1_400M, imx_clk_fixed_factor("sys_pll1_400m", "sys_pll1_out", 1, 2));
237 clk_dm(IMX8MP_SYS_PLL1_800M, imx_clk_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1));
238
239 clk_dm(IMX8MP_SYS_PLL2_50M, imx_clk_fixed_factor("sys_pll2_50m", "sys_pll2_out", 1, 20));
240 clk_dm(IMX8MP_SYS_PLL2_100M, imx_clk_fixed_factor("sys_pll2_100m", "sys_pll2_out", 1, 10));
241 clk_dm(IMX8MP_SYS_PLL2_125M, imx_clk_fixed_factor("sys_pll2_125m", "sys_pll2_out", 1, 8));
242 clk_dm(IMX8MP_SYS_PLL2_166M, imx_clk_fixed_factor("sys_pll2_166m", "sys_pll2_out", 1, 6));
243 clk_dm(IMX8MP_SYS_PLL2_200M, imx_clk_fixed_factor("sys_pll2_200m", "sys_pll2_out", 1, 5));
244 clk_dm(IMX8MP_SYS_PLL2_250M, imx_clk_fixed_factor("sys_pll2_250m", "sys_pll2_out", 1, 4));
245 clk_dm(IMX8MP_SYS_PLL2_333M, imx_clk_fixed_factor("sys_pll2_333m", "sys_pll2_out", 1, 3));
246 clk_dm(IMX8MP_SYS_PLL2_500M, imx_clk_fixed_factor("sys_pll2_500m", "sys_pll2_out", 1, 2));
247 clk_dm(IMX8MP_SYS_PLL2_1000M, imx_clk_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1));
248
Marek Vasut3c2d27a2022-04-13 00:41:10 +0200249 ret = clk_get_by_name(dev, "osc_24m", &osc_24m_clk);
250 if (ret)
251 return ret;
252 clk_dm(IMX8MP_CLK_24M, dev_get_clk_ptr(osc_24m_clk.dev));
253
254 ret = clk_get_by_name(dev, "osc_32k", &osc_32k_clk);
255 if (ret)
256 return ret;
257 clk_dm(IMX8MP_CLK_32K, dev_get_clk_ptr(osc_32k_clk.dev));
Marek Vasut55452b62022-04-01 03:17:29 +0200258
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800259 base = dev_read_addr_ptr(dev);
Sean Anderson42db70b2020-06-24 06:41:13 -0400260 if (!base)
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800261 return -EINVAL;
262
263 clk_dm(IMX8MP_CLK_A53_SRC, imx_clk_mux2("arm_a53_src", base + 0x8000, 24, 3, imx8mp_a53_sels, ARRAY_SIZE(imx8mp_a53_sels)));
264 clk_dm(IMX8MP_CLK_A53_CG, imx_clk_gate3("arm_a53_cg", "arm_a53_src", base + 0x8000, 28));
265 clk_dm(IMX8MP_CLK_A53_DIV, imx_clk_divider2("arm_a53_div", "arm_a53_cg", base + 0x8000, 0, 3));
266
Marek Vasut55452b62022-04-01 03:17:29 +0200267 clk_dm(IMX8MP_CLK_HSIO_AXI, imx8m_clk_composite("hsio_axi", imx8mp_hsio_axi_sels, base + 0x8380));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800268 clk_dm(IMX8MP_CLK_MAIN_AXI, imx8m_clk_composite_critical("main_axi", imx8mp_main_axi_sels, base + 0x8800));
Ye Liee9c2132020-04-21 20:19:24 -0700269 clk_dm(IMX8MP_CLK_ENET_AXI, imx8m_clk_composite_critical("enet_axi", imx8mp_enet_axi_sels, base + 0x8880));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800270 clk_dm(IMX8MP_CLK_NAND_USDHC_BUS, imx8m_clk_composite_critical("nand_usdhc_bus", imx8mp_nand_usdhc_sels, base + 0x8900));
271 clk_dm(IMX8MP_CLK_NOC, imx8m_clk_composite_critical("noc", imx8mp_noc_sels, base + 0x8d00));
272 clk_dm(IMX8MP_CLK_NOC_IO, imx8m_clk_composite_critical("noc_io", imx8mp_noc_io_sels, base + 0x8d80));
273
274 clk_dm(IMX8MP_CLK_AHB, imx8m_clk_composite_critical("ahb_root", imx8mp_ahb_sels, base + 0x9000));
275
276 clk_dm(IMX8MP_CLK_IPG_ROOT, imx_clk_divider2("ipg_root", "ahb_root", base + 0x9080, 0, 1));
277
278 clk_dm(IMX8MP_CLK_DRAM_ALT, imx8m_clk_composite("dram_alt", imx8mp_dram_alt_sels, base + 0xa000));
279 clk_dm(IMX8MP_CLK_DRAM_APB, imx8m_clk_composite_critical("dram_apb", imx8mp_dram_apb_sels, base + 0xa080));
Sumit Garg03f76d92024-03-21 20:24:57 +0530280 clk_dm(IMX8MP_CLK_PCIE_AUX, imx8m_clk_composite("pcie_aux", imx8mp_pcie_aux_sels, base + 0xa400));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800281 clk_dm(IMX8MP_CLK_I2C5, imx8m_clk_composite("i2c5", imx8mp_i2c5_sels, base + 0xa480));
282 clk_dm(IMX8MP_CLK_I2C6, imx8m_clk_composite("i2c6", imx8mp_i2c6_sels, base + 0xa500));
Marek Vasutd4e448d2023-03-06 15:53:41 +0100283 clk_dm(IMX8MP_CLK_ENET_QOS, imx8m_clk_composite("enet_qos", imx8mp_enet_qos_sels, base + 0xa880));
284 clk_dm(IMX8MP_CLK_ENET_QOS_TIMER, imx8m_clk_composite("enet_qos_timer", imx8mp_enet_qos_timer_sels, base + 0xa900));
Ye Liee9c2132020-04-21 20:19:24 -0700285 clk_dm(IMX8MP_CLK_ENET_REF, imx8m_clk_composite("enet_ref", imx8mp_enet_ref_sels, base + 0xa980));
286 clk_dm(IMX8MP_CLK_ENET_TIMER, imx8m_clk_composite("enet_timer", imx8mp_enet_timer_sels, base + 0xaa00));
287 clk_dm(IMX8MP_CLK_ENET_PHY_REF, imx8m_clk_composite("enet_phy_ref", imx8mp_enet_phy_ref_sels, base + 0xaa80));
288 clk_dm(IMX8MP_CLK_QSPI, imx8m_clk_composite("qspi", imx8mp_qspi_sels, base + 0xab80));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800289 clk_dm(IMX8MP_CLK_USDHC1, imx8m_clk_composite("usdhc1", imx8mp_usdhc1_sels, base + 0xac00));
290 clk_dm(IMX8MP_CLK_USDHC2, imx8m_clk_composite("usdhc2", imx8mp_usdhc2_sels, base + 0xac80));
291 clk_dm(IMX8MP_CLK_I2C1, imx8m_clk_composite("i2c1", imx8mp_i2c1_sels, base + 0xad00));
292 clk_dm(IMX8MP_CLK_I2C2, imx8m_clk_composite("i2c2", imx8mp_i2c2_sels, base + 0xad80));
293 clk_dm(IMX8MP_CLK_I2C3, imx8m_clk_composite("i2c3", imx8mp_i2c3_sels, base + 0xae00));
294 clk_dm(IMX8MP_CLK_I2C4, imx8m_clk_composite("i2c4", imx8mp_i2c4_sels, base + 0xae80));
295
296 clk_dm(IMX8MP_CLK_UART1, imx8m_clk_composite("uart1", imx8mp_uart1_sels, base + 0xaf00));
297 clk_dm(IMX8MP_CLK_UART2, imx8m_clk_composite("uart2", imx8mp_uart2_sels, base + 0xaf80));
298 clk_dm(IMX8MP_CLK_UART3, imx8m_clk_composite("uart3", imx8mp_uart3_sels, base + 0xb000));
299 clk_dm(IMX8MP_CLK_UART4, imx8m_clk_composite("uart4", imx8mp_uart4_sels, base + 0xb080));
Marek Vasut55452b62022-04-01 03:17:29 +0200300 clk_dm(IMX8MP_CLK_USB_CORE_REF, imx8m_clk_composite("usb_core_ref", imx8mp_usb_core_ref_sels, base + 0xb100));
301 clk_dm(IMX8MP_CLK_USB_PHY_REF, imx8m_clk_composite("usb_phy_ref", imx8mp_usb_phy_ref_sels, base + 0xb180));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800302 clk_dm(IMX8MP_CLK_GIC, imx8m_clk_composite_critical("gic", imx8mp_gic_sels, base + 0xb200));
Elmar Albert81528d12022-04-06 13:39:50 +0200303 clk_dm(IMX8MP_CLK_ECSPI1, imx8m_clk_composite("ecspi1", imx8mp_ecspi1_sels, base + 0xb280));
304 clk_dm(IMX8MP_CLK_ECSPI2, imx8m_clk_composite("ecspi2", imx8mp_ecspi2_sels, base + 0xb300));
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100305 clk_dm(IMX8MP_CLK_PWM1, imx8m_clk_composite_critical("pwm1", imx8mp_pwm1_sels, base + 0xb380));
306 clk_dm(IMX8MP_CLK_PWM2, imx8m_clk_composite_critical("pwm2", imx8mp_pwm2_sels, base + 0xb400));
307 clk_dm(IMX8MP_CLK_PWM3, imx8m_clk_composite_critical("pwm3", imx8mp_pwm3_sels, base + 0xb480));
308 clk_dm(IMX8MP_CLK_PWM4, imx8m_clk_composite_critical("pwm4", imx8mp_pwm4_sels, base + 0xb500));
Elmar Albert81528d12022-04-06 13:39:50 +0200309 clk_dm(IMX8MP_CLK_ECSPI3, imx8m_clk_composite("ecspi3", imx8mp_ecspi3_sels, base + 0xc180));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800310
311 clk_dm(IMX8MP_CLK_WDOG, imx8m_clk_composite("wdog", imx8mp_wdog_sels, base + 0xb900));
312 clk_dm(IMX8MP_CLK_USDHC3, imx8m_clk_composite("usdhc3", imx8mp_usdhc3_sels, base + 0xbc80));
313
314 clk_dm(IMX8MP_CLK_DRAM_ALT_ROOT, imx_clk_fixed_factor("dram_alt_root", "dram_alt", 1, 4));
315 clk_dm(IMX8MP_CLK_DRAM_CORE, imx_clk_mux2_flags("dram_core_clk", base + 0x9800, 24, 1, imx8mp_dram_core_sels, ARRAY_SIZE(imx8mp_dram_core_sels), CLK_IS_CRITICAL));
316
317 clk_dm(IMX8MP_CLK_DRAM1_ROOT, imx_clk_gate4_flags("dram1_root_clk", "dram_core_clk", base + 0x4050, 0, CLK_IS_CRITICAL));
Elmar Albert81528d12022-04-06 13:39:50 +0200318 clk_dm(IMX8MP_CLK_ECSPI1_ROOT, imx_clk_gate4("ecspi1_root_clk", "ecspi1", base + 0x4070, 0));
319 clk_dm(IMX8MP_CLK_ECSPI2_ROOT, imx_clk_gate4("ecspi2_root_clk", "ecspi2", base + 0x4080, 0));
320 clk_dm(IMX8MP_CLK_ECSPI3_ROOT, imx_clk_gate4("ecspi3_root_clk", "ecspi3", base + 0x4090, 0));
Ye Liee9c2132020-04-21 20:19:24 -0700321 clk_dm(IMX8MP_CLK_ENET1_ROOT, imx_clk_gate4("enet1_root_clk", "enet_axi", base + 0x40a0, 0));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800322 clk_dm(IMX8MP_CLK_GPIO1_ROOT, imx_clk_gate4("gpio1_root_clk", "ipg_root", base + 0x40b0, 0));
323 clk_dm(IMX8MP_CLK_GPIO2_ROOT, imx_clk_gate4("gpio2_root_clk", "ipg_root", base + 0x40c0, 0));
324 clk_dm(IMX8MP_CLK_GPIO3_ROOT, imx_clk_gate4("gpio3_root_clk", "ipg_root", base + 0x40d0, 0));
325 clk_dm(IMX8MP_CLK_GPIO4_ROOT, imx_clk_gate4("gpio4_root_clk", "ipg_root", base + 0x40e0, 0));
326 clk_dm(IMX8MP_CLK_GPIO5_ROOT, imx_clk_gate4("gpio5_root_clk", "ipg_root", base + 0x40f0, 0));
327 clk_dm(IMX8MP_CLK_I2C1_ROOT, imx_clk_gate4("i2c1_root_clk", "i2c1", base + 0x4170, 0));
328 clk_dm(IMX8MP_CLK_I2C2_ROOT, imx_clk_gate4("i2c2_root_clk", "i2c2", base + 0x4180, 0));
329 clk_dm(IMX8MP_CLK_I2C3_ROOT, imx_clk_gate4("i2c3_root_clk", "i2c3", base + 0x4190, 0));
330 clk_dm(IMX8MP_CLK_I2C4_ROOT, imx_clk_gate4("i2c4_root_clk", "i2c4", base + 0x41a0, 0));
Sumit Garg03f76d92024-03-21 20:24:57 +0530331 clk_dm(IMX8MP_CLK_PCIE_ROOT, imx_clk_gate4("pcie_root_clk", "pcie_aux", base + 0x4250, 0));
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100332 clk_dm(IMX8MP_CLK_PWM1_ROOT, imx_clk_gate4("pwm1_root_clk", "pwm1", base + 0x4280, 0));
333 clk_dm(IMX8MP_CLK_PWM2_ROOT, imx_clk_gate4("pwm2_root_clk", "pwm2", base + 0x4290, 0));
334 clk_dm(IMX8MP_CLK_PWM3_ROOT, imx_clk_gate4("pwm3_root_clk", "pwm3", base + 0x42a0, 0));
335 clk_dm(IMX8MP_CLK_PWM4_ROOT, imx_clk_gate4("pwm4_root_clk", "pwm4", base + 0x42b0, 0));
Marek Vasutd4e448d2023-03-06 15:53:41 +0100336 clk_dm(IMX8MP_CLK_QOS_ROOT, imx_clk_gate4("qos_root_clk", "ipg_root", base + 0x42c0, 0));
337 clk_dm(IMX8MP_CLK_QOS_ENET_ROOT, imx_clk_gate4("qos_enet_root_clk", "ipg_root", base + 0x42e0, 0));
Ye Liee9c2132020-04-21 20:19:24 -0700338 clk_dm(IMX8MP_CLK_QSPI_ROOT, imx_clk_gate4("qspi_root_clk", "qspi", base + 0x42f0, 0));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800339 clk_dm(IMX8MP_CLK_I2C5_ROOT, imx_clk_gate2("i2c5_root_clk", "i2c5", base + 0x4330, 0));
340 clk_dm(IMX8MP_CLK_I2C6_ROOT, imx_clk_gate2("i2c6_root_clk", "i2c6", base + 0x4340, 0));
Ye Liee9c2132020-04-21 20:19:24 -0700341 clk_dm(IMX8MP_CLK_SIM_ENET_ROOT, imx_clk_gate4("sim_enet_root_clk", "enet_axi", base + 0x4400, 0));
Marek Vasutd4e448d2023-03-06 15:53:41 +0100342 clk_dm(IMX8MP_CLK_ENET_QOS_ROOT, imx_clk_gate4("enet_qos_root_clk", "sim_enet_root_clk", base + 0x43b0, 0));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800343 clk_dm(IMX8MP_CLK_UART1_ROOT, imx_clk_gate4("uart1_root_clk", "uart1", base + 0x4490, 0));
344 clk_dm(IMX8MP_CLK_UART2_ROOT, imx_clk_gate4("uart2_root_clk", "uart2", base + 0x44a0, 0));
345 clk_dm(IMX8MP_CLK_UART3_ROOT, imx_clk_gate4("uart3_root_clk", "uart3", base + 0x44b0, 0));
346 clk_dm(IMX8MP_CLK_UART4_ROOT, imx_clk_gate4("uart4_root_clk", "uart4", base + 0x44c0, 0));
Adam Ford7e1101b2023-05-30 17:45:57 -0500347 clk_dm(IMX8MP_CLK_USB_ROOT, imx_clk_gate2("usb_root_clk", "hsio_axi", base + 0x44d0, 0));
348 clk_dm(IMX8MP_CLK_USB_SUSP, imx_clk_gate2("usb_suspend_clk", "clock-osc-24m", base + 0x44d0, 0));
Marek Vasut55452b62022-04-01 03:17:29 +0200349 clk_dm(IMX8MP_CLK_USB_PHY_ROOT, imx_clk_gate4("usb_phy_root_clk", "usb_phy_ref", base + 0x44f0, 0));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800350 clk_dm(IMX8MP_CLK_USDHC1_ROOT, imx_clk_gate4("usdhc1_root_clk", "usdhc1", base + 0x4510, 0));
351 clk_dm(IMX8MP_CLK_USDHC2_ROOT, imx_clk_gate4("usdhc2_root_clk", "usdhc2", base + 0x4520, 0));
352 clk_dm(IMX8MP_CLK_WDOG1_ROOT, imx_clk_gate4("wdog1_root_clk", "wdog", base + 0x4530, 0));
353 clk_dm(IMX8MP_CLK_WDOG2_ROOT, imx_clk_gate4("wdog2_root_clk", "wdog", base + 0x4540, 0));
354 clk_dm(IMX8MP_CLK_WDOG3_ROOT, imx_clk_gate4("wdog3_root_clk", "wdog", base + 0x4550, 0));
Marek Vasut55452b62022-04-01 03:17:29 +0200355 clk_dm(IMX8MP_CLK_HSIO_ROOT, imx_clk_gate4("hsio_root_clk", "ipg_root", base + 0x45c0, 0));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800356
357 clk_dm(IMX8MP_CLK_USDHC3_ROOT, imx_clk_gate4("usdhc3_root_clk", "usdhc3", base + 0x45e0, 0));
358
Hou Zhiqiang04a06432024-08-01 11:59:46 +0800359 clk_dm(IMX8MP_CLK_ARM,
360 imx_clk_mux2_flags("arm_core", base + 0x9880, 24, 1,
361 imx8mp_arm_core_sels,
362 ARRAY_SIZE(imx8mp_arm_core_sels),
363 CLK_IS_CRITICAL));
364
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800365 return 0;
366}
367
368static const struct udevice_id imx8mp_clk_ids[] = {
369 { .compatible = "fsl,imx8mp-ccm" },
370 { },
371};
372
373U_BOOT_DRIVER(imx8mp_clk) = {
374 .name = "clk_imx8mp",
375 .id = UCLASS_CLK,
376 .of_match = imx8mp_clk_ids,
Sean Anderson35c84642022-03-20 16:34:46 -0400377 .ops = &ccf_clk_ops,
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800378 .probe = imx8mp_clk_probe,
379 .flags = DM_FLAG_PRE_RELOC,
380};