blob: c35912bd3341f97423d6bde0ab7ed71b95ed592b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08002/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08004 * Author: Jason Jin<Jason.jin@freescale.com>
5 * Zhang Wei<wei.zhang@freescale.com>
6 *
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08007 * with the reference on libata and ahci drvier in kernel
Simon Glass84fac542017-06-14 21:28:37 -06008 *
9 * This driver provides a SCSI interface to SATA.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080010 */
11#include <common.h>
12
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080013#include <command.h>
Simon Glass6f9135b2015-11-29 13:18:06 -070014#include <dm.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080015#include <pci.h>
16#include <asm/processor.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090017#include <linux/errno.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080018#include <asm/io.h>
19#include <malloc.h>
Simon Glass2dd337a2015-09-02 17:24:58 -060020#include <memalign.h>
Simon Glassc6b44302017-06-14 21:28:46 -060021#include <pci.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080022#include <scsi.h>
Rob Herring83f66482013-08-24 10:10:54 -050023#include <libata.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080024#include <linux/ctype.h>
25#include <ahci.h>
Simon Glassc6b44302017-06-14 21:28:46 -060026#include <dm/device-internal.h>
27#include <dm/lists.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080028
Simon Glasse0c419b2017-06-14 21:28:34 -060029static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port);
Marc Jones49ec4b12012-10-29 05:24:02 +000030
Simon Glass11b2b622017-06-14 21:28:40 -060031#ifndef CONFIG_DM_SCSI
Simon Glass5ce59672017-06-14 21:28:32 -060032struct ahci_uc_priv *probe_ent = NULL;
Simon Glass11b2b622017-06-14 21:28:40 -060033#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080034
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050035#define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0)
36
Vadim Bendebury700f85c2012-10-29 05:23:44 +000037/*
Hung-Te Lin0f10bd42012-10-29 05:23:53 +000038 * Some controllers limit number of blocks they can read/write at once.
39 * Contemporary SSD devices work much faster if the read/write size is aligned
40 * to a power of 2. Let's set default to 128 and allowing to be overwritten if
41 * needed.
Vadim Bendebury700f85c2012-10-29 05:23:44 +000042 */
Hung-Te Lin0f10bd42012-10-29 05:23:53 +000043#ifndef MAX_SATA_BLOCKS_READ_WRITE
44#define MAX_SATA_BLOCKS_READ_WRITE 0x80
Vadim Bendebury700f85c2012-10-29 05:23:44 +000045#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080046
Walter Murphyefd49b42012-10-29 05:24:00 +000047/* Maximum timeouts for each event */
Rob Herring249b9372013-08-24 10:10:53 -050048#define WAIT_MS_SPINUP 20000
Mark Langsdorf2cc6e1b2015-06-05 00:58:46 +010049#define WAIT_MS_DATAIO 10000
Marc Jones49ec4b12012-10-29 05:24:02 +000050#define WAIT_MS_FLUSH 5000
Ian Campbell368989b2014-07-18 20:38:39 +010051#define WAIT_MS_LINKUP 200
Walter Murphyefd49b42012-10-29 05:24:00 +000052
Stefan Roesed99a30e2016-08-31 10:02:15 +020053__weak void __iomem *ahci_port_base(void __iomem *base, u32 port)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080054{
55 return base + 0x100 + (port * 0x80);
56}
57
58
Tang Yuantian3f262d02015-07-09 14:37:30 +080059static void ahci_setup_port(struct ahci_ioports *port, void __iomem *base,
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080060 unsigned int port_idx)
61{
62 base = ahci_port_base(base, port_idx);
63
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050064 port->cmd_addr = base;
65 port->scr_addr = base + PORT_SCR;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080066}
67
68
69#define msleep(a) udelay(a * 1000)
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050070
Tang Yuantian3f262d02015-07-09 14:37:30 +080071static void ahci_dcache_flush_range(unsigned long begin, unsigned long len)
Taylor Hutt33e4c2f2012-10-29 05:23:59 +000072{
73 const unsigned long start = begin;
74 const unsigned long end = start + len;
75
76 debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end);
77 flush_dcache_range(start, end);
78}
79
80/*
81 * SATA controller DMAs to physical RAM. Ensure data from the
82 * controller is invalidated from dcache; next access comes from
83 * physical RAM.
84 */
Tang Yuantian3f262d02015-07-09 14:37:30 +080085static void ahci_dcache_invalidate_range(unsigned long begin, unsigned long len)
Taylor Hutt33e4c2f2012-10-29 05:23:59 +000086{
87 const unsigned long start = begin;
88 const unsigned long end = start + len;
89
90 debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end);
91 invalidate_dcache_range(start, end);
92}
93
94/*
95 * Ensure data for SATA controller is flushed out of dcache and
96 * written to physical memory.
97 */
98static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp)
99{
100 ahci_dcache_flush_range((unsigned long)pp->cmd_slot,
101 AHCI_PORT_PRIV_DMA_SZ);
102}
103
Tang Yuantian3f262d02015-07-09 14:37:30 +0800104static int waiting_for_cmd_completed(void __iomem *offset,
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500105 int timeout_msec,
106 u32 sign)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800107{
108 int i;
109 u32 status;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500110
111 for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800112 msleep(1);
113
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500114 return (i < timeout_msec) ? 0 : -1;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800115}
116
Simon Glasscb875242017-06-14 21:28:33 -0600117int __weak ahci_link_up(struct ahci_uc_priv *uc_priv, u8 port)
Rob Herringaaec0982013-08-24 10:10:51 -0500118{
119 u32 tmp;
120 int j = 0;
Simon Glasscb875242017-06-14 21:28:33 -0600121 void __iomem *port_mmio = uc_priv->port[port].port_mmio;
Rob Herringaaec0982013-08-24 10:10:51 -0500122
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +0200123 /*
Rob Herringaaec0982013-08-24 10:10:51 -0500124 * Bring up SATA link.
125 * SATA link bringup time is usually less than 1 ms; only very
126 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
127 */
128 while (j < WAIT_MS_LINKUP) {
129 tmp = readl(port_mmio + PORT_SCR_STAT);
130 tmp &= PORT_SCR_STAT_DET_MASK;
131 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
132 return 0;
133 udelay(1000);
134 j++;
135 }
136 return 1;
137}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800138
Ian Campbella2ebf922014-07-18 20:38:41 +0100139#ifdef CONFIG_SUNXI_AHCI
140/* The sunxi AHCI controller requires this undocumented setup */
Tang Yuantian3f262d02015-07-09 14:37:30 +0800141static void sunxi_dma_init(void __iomem *port_mmio)
Ian Campbella2ebf922014-07-18 20:38:41 +0100142{
143 clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400);
144}
145#endif
146
Scott Wood16519a32015-04-17 09:19:01 -0500147int ahci_reset(void __iomem *base)
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200148{
149 int i = 1000;
Scott Wood16519a32015-04-17 09:19:01 -0500150 u32 __iomem *host_ctl_reg = base + HOST_CTL;
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200151 u32 tmp = readl(host_ctl_reg); /* global controller reset */
152
153 if ((tmp & HOST_RESET) == 0)
154 writel_with_flush(tmp | HOST_RESET, host_ctl_reg);
155
156 /*
157 * reset must complete within 1 second, or
158 * the hardware should be considered fried.
159 */
160 do {
161 udelay(1000);
162 tmp = readl(host_ctl_reg);
163 i--;
164 } while ((i > 0) && (tmp & HOST_RESET));
165
166 if (i == 0) {
167 printf("controller reset failed (0x%x)\n", tmp);
168 return -1;
169 }
170
171 return 0;
172}
173
Simon Glasse0c419b2017-06-14 21:28:34 -0600174static int ahci_host_init(struct ahci_uc_priv *uc_priv)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800175{
Michal Simekc886f352016-09-08 15:06:45 +0200176#if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
Simon Glass6f9135b2015-11-29 13:18:06 -0700177# ifdef CONFIG_DM_PCI
Simon Glasse0c419b2017-06-14 21:28:34 -0600178 struct udevice *dev = uc_priv->dev;
Simon Glass6f9135b2015-11-29 13:18:06 -0700179 struct pci_child_platdata *pplat = dev_get_parent_platdata(dev);
180# else
Simon Glasse0c419b2017-06-14 21:28:34 -0600181 pci_dev_t pdev = uc_priv->dev;
Rob Herringc2829ff2011-07-06 16:13:36 +0000182 unsigned short vendor;
Simon Glass6f9135b2015-11-29 13:18:06 -0700183# endif
184 u16 tmp16;
Rob Herringc2829ff2011-07-06 16:13:36 +0000185#endif
Simon Glasse0c419b2017-06-14 21:28:34 -0600186 void __iomem *mmio = uc_priv->mmio_base;
Marc Jonesbbb57842012-10-29 05:24:01 +0000187 u32 tmp, cap_save, cmd;
Rob Herringaaec0982013-08-24 10:10:51 -0500188 int i, j, ret;
Tang Yuantian3f262d02015-07-09 14:37:30 +0800189 void __iomem *port_mmio;
Richard Gibbs8bc0ab72013-08-24 10:10:47 -0500190 u32 port_map;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800191
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000192 debug("ahci_host_init: start\n");
193
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800194 cap_save = readl(mmio + HOST_CAP);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500195 cap_save &= ((1 << 28) | (1 << 17));
Marc Jonesbbb57842012-10-29 05:24:01 +0000196 cap_save |= (1 << 27); /* Staggered Spin-up. Not needed. */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800197
Simon Glasse0c419b2017-06-14 21:28:34 -0600198 ret = ahci_reset(uc_priv->mmio_base);
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200199 if (ret)
200 return ret;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800201
202 writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
203 writel(cap_save, mmio + HOST_CAP);
204 writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
205
Michal Simekc886f352016-09-08 15:06:45 +0200206#if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
Simon Glass6f9135b2015-11-29 13:18:06 -0700207# ifdef CONFIG_DM_PCI
208 if (pplat->vendor == PCI_VENDOR_ID_INTEL) {
209 u16 tmp16;
210
211 dm_pci_read_config16(dev, 0x92, &tmp16);
212 dm_pci_write_config16(dev, 0x92, tmp16 | 0xf);
213 }
214# else
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800215 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
216
217 if (vendor == PCI_VENDOR_ID_INTEL) {
218 u16 tmp16;
219 pci_read_config_word(pdev, 0x92, &tmp16);
220 tmp16 |= 0xf;
221 pci_write_config_word(pdev, 0x92, tmp16);
222 }
Simon Glass6f9135b2015-11-29 13:18:06 -0700223# endif
Rob Herringc2829ff2011-07-06 16:13:36 +0000224#endif
Simon Glasse0c419b2017-06-14 21:28:34 -0600225 uc_priv->cap = readl(mmio + HOST_CAP);
226 uc_priv->port_map = readl(mmio + HOST_PORTS_IMPL);
227 port_map = uc_priv->port_map;
228 uc_priv->n_ports = (uc_priv->cap & 0x1f) + 1;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800229
230 debug("cap 0x%x port_map 0x%x n_ports %d\n",
Simon Glasse0c419b2017-06-14 21:28:34 -0600231 uc_priv->cap, uc_priv->port_map, uc_priv->n_ports);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800232
Simon Glasse0c419b2017-06-14 21:28:34 -0600233 if (uc_priv->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID)
234 uc_priv->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID;
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000235
Simon Glasse0c419b2017-06-14 21:28:34 -0600236 for (i = 0; i < uc_priv->n_ports; i++) {
Richard Gibbs8bc0ab72013-08-24 10:10:47 -0500237 if (!(port_map & (1 << i)))
238 continue;
Simon Glasse0c419b2017-06-14 21:28:34 -0600239 uc_priv->port[i].port_mmio = ahci_port_base(mmio, i);
240 port_mmio = (u8 *)uc_priv->port[i].port_mmio;
241 ahci_setup_port(&uc_priv->port[i], mmio, i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800242
243 /* make sure port is not active */
244 tmp = readl(port_mmio + PORT_CMD);
245 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
246 PORT_CMD_FIS_RX | PORT_CMD_START)) {
Stefan Reinauer7ee0e4372012-10-29 05:23:50 +0000247 debug("Port %d is active. Deactivating.\n", i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800248 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
249 PORT_CMD_FIS_RX | PORT_CMD_START);
250 writel_with_flush(tmp, port_mmio + PORT_CMD);
251
252 /* spec says 500 msecs for each bit, so
253 * this is slightly incorrect.
254 */
255 msleep(500);
256 }
257
Ian Campbella2ebf922014-07-18 20:38:41 +0100258#ifdef CONFIG_SUNXI_AHCI
259 sunxi_dma_init(port_mmio);
260#endif
261
Marc Jonesbbb57842012-10-29 05:24:01 +0000262 /* Add the spinup command to whatever mode bits may
263 * already be on in the command register.
264 */
265 cmd = readl(port_mmio + PORT_CMD);
Marc Jonesbbb57842012-10-29 05:24:01 +0000266 cmd |= PORT_CMD_SPIN_UP;
267 writel_with_flush(cmd, port_mmio + PORT_CMD);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800268
Rob Herringaaec0982013-08-24 10:10:51 -0500269 /* Bring up SATA link. */
Simon Glasse0c419b2017-06-14 21:28:34 -0600270 ret = ahci_link_up(uc_priv, i);
Rob Herringaaec0982013-08-24 10:10:51 -0500271 if (ret) {
Marc Jonesbbb57842012-10-29 05:24:01 +0000272 printf("SATA link %d timeout.\n", i);
273 continue;
274 } else {
275 debug("SATA link ok.\n");
276 }
277
278 /* Clear error status */
279 tmp = readl(port_mmio + PORT_SCR_ERR);
280 if (tmp)
281 writel(tmp, port_mmio + PORT_SCR_ERR);
282
283 debug("Spinning up device on SATA port %d... ", i);
284
285 j = 0;
286 while (j < WAIT_MS_SPINUP) {
287 tmp = readl(port_mmio + PORT_TFDATA);
Rob Herring83f66482013-08-24 10:10:54 -0500288 if (!(tmp & (ATA_BUSY | ATA_DRQ)))
Marc Jonesbbb57842012-10-29 05:24:01 +0000289 break;
290 udelay(1000);
Rob Herringc4698542013-08-24 10:10:52 -0500291 tmp = readl(port_mmio + PORT_SCR_STAT);
292 tmp &= PORT_SCR_STAT_DET_MASK;
293 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
294 break;
Marc Jonesbbb57842012-10-29 05:24:01 +0000295 j++;
296 }
Rob Herringc4698542013-08-24 10:10:52 -0500297
298 tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK;
299 if (tmp == PORT_SCR_STAT_DET_COMINIT) {
300 debug("SATA link %d down (COMINIT received), retrying...\n", i);
301 i--;
302 continue;
303 }
304
Marc Jonesbbb57842012-10-29 05:24:01 +0000305 printf("Target spinup took %d ms.\n", j);
306 if (j == WAIT_MS_SPINUP)
Stefan Reinauera63341c2012-10-29 05:23:49 +0000307 debug("timeout.\n");
308 else
309 debug("ok.\n");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800310
311 tmp = readl(port_mmio + PORT_SCR_ERR);
312 debug("PORT_SCR_ERR 0x%x\n", tmp);
313 writel(tmp, port_mmio + PORT_SCR_ERR);
314
315 /* ack any pending irq events for this port */
316 tmp = readl(port_mmio + PORT_IRQ_STAT);
317 debug("PORT_IRQ_STAT 0x%x\n", tmp);
318 if (tmp)
319 writel(tmp, port_mmio + PORT_IRQ_STAT);
320
321 writel(1 << i, mmio + HOST_IRQ_STAT);
322
Stefan Reinauer48791f12012-10-29 05:23:51 +0000323 /* register linkup ports */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800324 tmp = readl(port_mmio + PORT_SCR_STAT);
Marc Jones49ec4b12012-10-29 05:24:02 +0000325 debug("SATA port %d status: 0x%x\n", i, tmp);
Rob Herring723a2812013-08-24 10:10:50 -0500326 if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY)
Simon Glasse0c419b2017-06-14 21:28:34 -0600327 uc_priv->link_port_map |= (0x01 << i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800328 }
329
330 tmp = readl(mmio + HOST_CTL);
331 debug("HOST_CTL 0x%x\n", tmp);
332 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
333 tmp = readl(mmio + HOST_CTL);
334 debug("HOST_CTL 0x%x\n", tmp);
Michal Simekc886f352016-09-08 15:06:45 +0200335#if !defined(CONFIG_DM_SCSI)
Rob Herringc2829ff2011-07-06 16:13:36 +0000336#ifndef CONFIG_SCSI_AHCI_PLAT
Simon Glass6f9135b2015-11-29 13:18:06 -0700337# ifdef CONFIG_DM_PCI
338 dm_pci_read_config16(dev, PCI_COMMAND, &tmp16);
339 tmp |= PCI_COMMAND_MASTER;
340 dm_pci_write_config16(dev, PCI_COMMAND, tmp16);
341# else
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800342 pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
343 tmp |= PCI_COMMAND_MASTER;
344 pci_write_config_word(pdev, PCI_COMMAND, tmp16);
Simon Glass6f9135b2015-11-29 13:18:06 -0700345# endif
Rob Herringc2829ff2011-07-06 16:13:36 +0000346#endif
Michal Simekc886f352016-09-08 15:06:45 +0200347#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800348 return 0;
349}
350
351
Simon Glasse0c419b2017-06-14 21:28:34 -0600352static void ahci_print_info(struct ahci_uc_priv *uc_priv)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800353{
Michal Simekc886f352016-09-08 15:06:45 +0200354#if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
355# if defined(CONFIG_DM_PCI)
Simon Glasse0c419b2017-06-14 21:28:34 -0600356 struct udevice *dev = uc_priv->dev;
Simon Glass6f9135b2015-11-29 13:18:06 -0700357# else
Simon Glasse0c419b2017-06-14 21:28:34 -0600358 pci_dev_t pdev = uc_priv->dev;
Simon Glass6f9135b2015-11-29 13:18:06 -0700359# endif
Rob Herringc2829ff2011-07-06 16:13:36 +0000360 u16 cc;
361#endif
Simon Glasse0c419b2017-06-14 21:28:34 -0600362 void __iomem *mmio = uc_priv->mmio_base;
Stefan Reinauer48791f12012-10-29 05:23:51 +0000363 u32 vers, cap, cap2, impl, speed;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800364 const char *speed_s;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800365 const char *scc_s;
366
367 vers = readl(mmio + HOST_VERSION);
Simon Glasse0c419b2017-06-14 21:28:34 -0600368 cap = uc_priv->cap;
Stefan Reinauer48791f12012-10-29 05:23:51 +0000369 cap2 = readl(mmio + HOST_CAP2);
Simon Glasse0c419b2017-06-14 21:28:34 -0600370 impl = uc_priv->port_map;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800371
372 speed = (cap >> 20) & 0xf;
373 if (speed == 1)
374 speed_s = "1.5";
375 else if (speed == 2)
376 speed_s = "3";
Stefan Reinauer48791f12012-10-29 05:23:51 +0000377 else if (speed == 3)
378 speed_s = "6";
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800379 else
380 speed_s = "?";
381
Michal Simekc886f352016-09-08 15:06:45 +0200382#if defined(CONFIG_SCSI_AHCI_PLAT) || defined(CONFIG_DM_SCSI)
Rob Herringc2829ff2011-07-06 16:13:36 +0000383 scc_s = "SATA";
384#else
Simon Glass6f9135b2015-11-29 13:18:06 -0700385# ifdef CONFIG_DM_PCI
386 dm_pci_read_config16(dev, 0x0a, &cc);
387# else
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800388 pci_read_config_word(pdev, 0x0a, &cc);
Simon Glass6f9135b2015-11-29 13:18:06 -0700389# endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800390 if (cc == 0x0101)
391 scc_s = "IDE";
392 else if (cc == 0x0106)
393 scc_s = "SATA";
394 else if (cc == 0x0104)
395 scc_s = "RAID";
396 else
397 scc_s = "unknown";
Rob Herringc2829ff2011-07-06 16:13:36 +0000398#endif
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500399 printf("AHCI %02x%02x.%02x%02x "
400 "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
401 (vers >> 24) & 0xff,
402 (vers >> 16) & 0xff,
403 (vers >> 8) & 0xff,
404 vers & 0xff,
405 ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800406
407 printf("flags: "
Stefan Reinauer48791f12012-10-29 05:23:51 +0000408 "%s%s%s%s%s%s%s"
409 "%s%s%s%s%s%s%s"
410 "%s%s%s%s%s%s\n",
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500411 cap & (1 << 31) ? "64bit " : "",
412 cap & (1 << 30) ? "ncq " : "",
413 cap & (1 << 28) ? "ilck " : "",
414 cap & (1 << 27) ? "stag " : "",
415 cap & (1 << 26) ? "pm " : "",
416 cap & (1 << 25) ? "led " : "",
417 cap & (1 << 24) ? "clo " : "",
418 cap & (1 << 19) ? "nz " : "",
419 cap & (1 << 18) ? "only " : "",
420 cap & (1 << 17) ? "pmp " : "",
Stefan Reinauer48791f12012-10-29 05:23:51 +0000421 cap & (1 << 16) ? "fbss " : "",
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500422 cap & (1 << 15) ? "pio " : "",
423 cap & (1 << 14) ? "slum " : "",
Stefan Reinauer48791f12012-10-29 05:23:51 +0000424 cap & (1 << 13) ? "part " : "",
425 cap & (1 << 7) ? "ccc " : "",
426 cap & (1 << 6) ? "ems " : "",
427 cap & (1 << 5) ? "sxs " : "",
428 cap2 & (1 << 2) ? "apst " : "",
429 cap2 & (1 << 1) ? "nvmp " : "",
430 cap2 & (1 << 0) ? "boh " : "");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800431}
432
Simon Glass89e7d972017-07-04 13:31:18 -0600433#if defined(CONFIG_DM_SCSI) || !defined(CONFIG_SCSI_AHCI_PLAT)
Michal Simekc886f352016-09-08 15:06:45 +0200434# if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
Simon Glasscf01b5b2017-06-14 21:28:38 -0600435static int ahci_init_one(struct ahci_uc_priv *uc_priv, struct udevice *dev)
Simon Glass6f9135b2015-11-29 13:18:06 -0700436# else
Simon Glasscf01b5b2017-06-14 21:28:38 -0600437static int ahci_init_one(struct ahci_uc_priv *uc_priv, pci_dev_t dev)
Simon Glass6f9135b2015-11-29 13:18:06 -0700438# endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800439{
Michal Simekc886f352016-09-08 15:06:45 +0200440#if !defined(CONFIG_DM_SCSI)
Ed Swarthout91080f72007-08-02 14:09:49 -0500441 u16 vendor;
Michal Simekc886f352016-09-08 15:06:45 +0200442#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800443 int rc;
444
Simon Glasse0c419b2017-06-14 21:28:34 -0600445 uc_priv->dev = dev;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800446
Simon Glasse0c419b2017-06-14 21:28:34 -0600447 uc_priv->host_flags = ATA_FLAG_SATA
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500448 | ATA_FLAG_NO_LEGACY
449 | ATA_FLAG_MMIO
450 | ATA_FLAG_PIO_DMA
451 | ATA_FLAG_NO_ATAPI;
Simon Glasse0c419b2017-06-14 21:28:34 -0600452 uc_priv->pio_mask = 0x1f;
453 uc_priv->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800454
Michal Simekc886f352016-09-08 15:06:45 +0200455#if !defined(CONFIG_DM_SCSI)
Simon Glass6f9135b2015-11-29 13:18:06 -0700456#ifdef CONFIG_DM_PCI
Simon Glasse0c419b2017-06-14 21:28:34 -0600457 uc_priv->mmio_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_5,
Simon Glass6f9135b2015-11-29 13:18:06 -0700458 PCI_REGION_MEM);
459
460 /* Take from kernel:
461 * JMicron-specific fixup:
462 * make sure we're in AHCI mode
463 */
464 dm_pci_read_config16(dev, PCI_VENDOR_ID, &vendor);
465 if (vendor == 0x197b)
466 dm_pci_write_config8(dev, 0x41, 0xa1);
467#else
Simon Glasse0c419b2017-06-14 21:28:34 -0600468 uc_priv->mmio_base = pci_map_bar(dev, PCI_BASE_ADDRESS_5,
Scott Wood16519a32015-04-17 09:19:01 -0500469 PCI_REGION_MEM);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800470
471 /* Take from kernel:
472 * JMicron-specific fixup:
473 * make sure we're in AHCI mode
474 */
Simon Glass6f9135b2015-11-29 13:18:06 -0700475 pci_read_config_word(dev, PCI_VENDOR_ID, &vendor);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500476 if (vendor == 0x197b)
Simon Glass6f9135b2015-11-29 13:18:06 -0700477 pci_write_config_byte(dev, 0x41, 0xa1);
478#endif
Michal Simekc886f352016-09-08 15:06:45 +0200479#else
Simon Glassb08fbff2017-06-14 21:28:31 -0600480 struct scsi_platdata *plat = dev_get_uclass_platdata(dev);
Simon Glasse0c419b2017-06-14 21:28:34 -0600481 uc_priv->mmio_base = (void *)plat->base;
Michal Simekc886f352016-09-08 15:06:45 +0200482#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800483
Simon Glasse0c419b2017-06-14 21:28:34 -0600484 debug("ahci mmio_base=0x%p\n", uc_priv->mmio_base);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800485 /* initialize adapter */
Simon Glasse0c419b2017-06-14 21:28:34 -0600486 rc = ahci_host_init(uc_priv);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800487 if (rc)
488 goto err_out;
489
Simon Glasse0c419b2017-06-14 21:28:34 -0600490 ahci_print_info(uc_priv);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800491
492 return 0;
493
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500494 err_out:
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800495 return rc;
496}
Rob Herringc2829ff2011-07-06 16:13:36 +0000497#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800498
499#define MAX_DATA_BYTE_COUNT (4*1024*1024)
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500500
Simon Glasse0c419b2017-06-14 21:28:34 -0600501static int ahci_fill_sg(struct ahci_uc_priv *uc_priv, u8 port,
502 unsigned char *buf, int buf_len)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800503{
Simon Glasse0c419b2017-06-14 21:28:34 -0600504 struct ahci_ioports *pp = &(uc_priv->port[port]);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800505 struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
506 u32 sg_count;
507 int i;
508
509 sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500510 if (sg_count > AHCI_MAX_SG) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800511 printf("Error:Too much sg!\n");
512 return -1;
513 }
514
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500515 for (i = 0; i < sg_count; i++) {
516 ahci_sg->addr =
Tang Yuantian3f262d02015-07-09 14:37:30 +0800517 cpu_to_le32((unsigned long) buf + i * MAX_DATA_BYTE_COUNT);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800518 ahci_sg->addr_hi = 0;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500519 ahci_sg->flags_size = cpu_to_le32(0x3fffff &
520 (buf_len < MAX_DATA_BYTE_COUNT
521 ? (buf_len - 1)
522 : (MAX_DATA_BYTE_COUNT - 1)));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800523 ahci_sg++;
524 buf_len -= MAX_DATA_BYTE_COUNT;
525 }
526
527 return sg_count;
528}
529
530
531static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
532{
533 pp->cmd_slot->opts = cpu_to_le32(opts);
534 pp->cmd_slot->status = 0;
Tang Yuantian3f262d02015-07-09 14:37:30 +0800535 pp->cmd_slot->tbl_addr = cpu_to_le32((u32)pp->cmd_tbl & 0xffffffff);
536#ifdef CONFIG_PHYS_64BIT
537 pp->cmd_slot->tbl_addr_hi =
538 cpu_to_le32((u32)(((pp->cmd_tbl) >> 16) >> 16));
539#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800540}
541
Tang Yuantian3f262d02015-07-09 14:37:30 +0800542static int wait_spinup(void __iomem *port_mmio)
Bin Mengb138e912014-12-31 17:18:39 +0800543{
544 ulong start;
545 u32 tf_data;
546
547 start = get_timer(0);
548 do {
549 tf_data = readl(port_mmio + PORT_TFDATA);
550 if (!(tf_data & ATA_BUSY))
551 return 0;
552 } while (get_timer(start) < WAIT_MS_SPINUP);
553
554 return -ETIMEDOUT;
555}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800556
Simon Glasse0c419b2017-06-14 21:28:34 -0600557static int ahci_port_start(struct ahci_uc_priv *uc_priv, u8 port)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800558{
Simon Glasse0c419b2017-06-14 21:28:34 -0600559 struct ahci_ioports *pp = &(uc_priv->port[port]);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800560 void __iomem *port_mmio = pp->port_mmio;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800561 u32 port_status;
Tang Yuantian3f262d02015-07-09 14:37:30 +0800562 void __iomem *mem;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800563
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500564 debug("Enter start port: %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800565 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500566 debug("Port %d status: %x\n", port, port_status);
567 if ((port_status & 0xf) != 0x03) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800568 printf("No Link on this port!\n");
569 return -1;
570 }
571
Tang Yuantian3f262d02015-07-09 14:37:30 +0800572 mem = malloc(AHCI_PORT_PRIV_DMA_SZ + 2048);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800573 if (!mem) {
574 free(pp);
Roger Quadros7b6cb612013-11-11 16:56:37 +0200575 printf("%s: No mem for table!\n", __func__);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800576 return -ENOMEM;
577 }
578
Tang Yuantian3f262d02015-07-09 14:37:30 +0800579 /* Aligned to 2048-bytes */
580 mem = memalign(2048, AHCI_PORT_PRIV_DMA_SZ);
581 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800582
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800583 /*
584 * First item in chunk of DMA memory: 32-slot command table,
585 * 32 bytes each in size
586 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000587 pp->cmd_slot =
588 (struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800589 debug("cmd_slot = %p\n", pp->cmd_slot);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800590 mem += (AHCI_CMD_SLOT_SZ + 224);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500591
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800592 /*
593 * Second item: Received-FIS area
594 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000595 pp->rx_fis = virt_to_phys((void *)mem);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800596 mem += AHCI_RX_FIS_SZ;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500597
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800598 /*
599 * Third item: data area for storing a single command
600 * and its scatter-gather table
601 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000602 pp->cmd_tbl = virt_to_phys((void *)mem);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800603 debug("cmd_tbl_dma = %lx\n", pp->cmd_tbl);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800604
605 mem += AHCI_CMD_TBL_HDR;
Taylor Hutt3455f532012-10-29 05:23:58 +0000606 pp->cmd_tbl_sg =
607 (struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800608
Tang Yuantian3f262d02015-07-09 14:37:30 +0800609 writel_with_flush((unsigned long)pp->cmd_slot,
610 port_mmio + PORT_LST_ADDR);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800611
612 writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR);
613
Ian Campbella2ebf922014-07-18 20:38:41 +0100614#ifdef CONFIG_SUNXI_AHCI
615 sunxi_dma_init(port_mmio);
616#endif
617
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800618 writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500619 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
620 PORT_CMD_START, port_mmio + PORT_CMD);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800621
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500622 debug("Exit start port %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800623
Bin Mengb138e912014-12-31 17:18:39 +0800624 /*
625 * Make sure interface is not busy based on error and status
626 * information from task file data register before proceeding
627 */
628 return wait_spinup(port_mmio);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800629}
630
631
Simon Glasse0c419b2017-06-14 21:28:34 -0600632static int ahci_device_data_io(struct ahci_uc_priv *uc_priv, u8 port, u8 *fis,
633 int fis_len, u8 *buf, int buf_len, u8 is_write)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800634{
635
Simon Glasse0c419b2017-06-14 21:28:34 -0600636 struct ahci_ioports *pp = &(uc_priv->port[port]);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800637 void __iomem *port_mmio = pp->port_mmio;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800638 u32 opts;
639 u32 port_status;
640 int sg_count;
641
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000642 debug("Enter %s: for port %d\n", __func__, port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800643
Simon Glasse0c419b2017-06-14 21:28:34 -0600644 if (port > uc_priv->n_ports) {
Taylor Hutt1b1d42e2012-10-29 05:23:56 +0000645 printf("Invalid port number %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800646 return -1;
647 }
648
649 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500650 if ((port_status & 0xf) != 0x03) {
651 debug("No Link on port %d!\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800652 return -1;
653 }
654
655 memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
656
Simon Glasse0c419b2017-06-14 21:28:34 -0600657 sg_count = ahci_fill_sg(uc_priv, port, buf, buf_len);
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000658 opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800659 ahci_fill_cmd_slot(pp, opts);
660
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000661 ahci_dcache_flush_sata_cmd(pp);
Tang Yuantian3f262d02015-07-09 14:37:30 +0800662 ahci_dcache_flush_range((unsigned long)buf, (unsigned long)buf_len);
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000663
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800664 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
665
Walter Murphyefd49b42012-10-29 05:24:00 +0000666 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
667 WAIT_MS_DATAIO, 0x1)) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800668 printf("timeout exit!\n");
669 return -1;
670 }
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000671
Tang Yuantian3f262d02015-07-09 14:37:30 +0800672 ahci_dcache_invalidate_range((unsigned long)buf,
673 (unsigned long)buf_len);
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000674 debug("%s: %d byte transferred.\n", __func__, pp->cmd_slot->status);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800675
676 return 0;
677}
678
679
680static char *ata_id_strcpy(u16 *target, u16 *src, int len)
681{
682 int i;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500683 for (i = 0; i < len / 2; i++)
Rob Herring336018392011-06-01 09:10:26 +0000684 target[i] = swab16(src[i]);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800685 return (char *)target;
686}
687
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800688/*
689 * SCSI INQUIRY command operation.
690 */
Simon Glasscb875242017-06-14 21:28:33 -0600691static int ata_scsiop_inquiry(struct ahci_uc_priv *uc_priv,
692 struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800693{
Rob Herring9855a232013-08-24 10:10:48 -0500694 static const u8 hdr[] = {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800695 0,
696 0,
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500697 0x5, /* claim SPC-3 version compatibility */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800698 2,
699 95 - 4,
700 };
701 u8 fis[20];
Roger Quadrosda3976e2014-04-01 17:26:40 +0300702 u16 *idbuf;
Roger Quadrosff56ee12013-11-11 16:56:38 +0200703 ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800704 u8 port;
705
706 /* Clean ccb data buffer */
707 memset(pccb->pdata, 0, pccb->datalen);
708
709 memcpy(pccb->pdata, hdr, sizeof(hdr));
710
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500711 if (pccb->datalen <= 35)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800712 return 0;
713
Taylor Hutt54d0f552012-10-29 05:23:55 +0000714 memset(fis, 0, sizeof(fis));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800715 /* Construct the FIS */
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500716 fis[0] = 0x27; /* Host to device FIS. */
717 fis[1] = 1 << 7; /* Command FIS. */
Rob Herring83f66482013-08-24 10:10:54 -0500718 fis[2] = ATA_CMD_ID_ATA; /* Command byte. */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800719
720 /* Read id from sata */
721 port = pccb->target;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800722
Simon Glasse0c419b2017-06-14 21:28:34 -0600723 if (ahci_device_data_io(uc_priv, port, (u8 *)&fis, sizeof(fis),
724 (u8 *)tmpid, ATA_ID_WORDS * 2, 0)) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800725 debug("scsi_ahci: SCSI inquiry command failure.\n");
726 return -EIO;
727 }
728
Simon Glasscb875242017-06-14 21:28:33 -0600729 if (!uc_priv->ataid[port]) {
730 uc_priv->ataid[port] = malloc(ATA_ID_WORDS * 2);
731 if (!uc_priv->ataid[port]) {
Roger Quadrosda3976e2014-04-01 17:26:40 +0300732 printf("%s: No memory for ataid[port]\n", __func__);
733 return -ENOMEM;
734 }
735 }
736
Simon Glasscb875242017-06-14 21:28:33 -0600737 idbuf = uc_priv->ataid[port];
Roger Quadrosda3976e2014-04-01 17:26:40 +0300738
739 memcpy(idbuf, tmpid, ATA_ID_WORDS * 2);
740 ata_swap_buf_le16(idbuf, ATA_ID_WORDS);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800741
742 memcpy(&pccb->pdata[8], "ATA ", 8);
Roger Quadrosda3976e2014-04-01 17:26:40 +0300743 ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16);
744 ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800745
Rob Herring83f66482013-08-24 10:10:54 -0500746#ifdef DEBUG
Roger Quadrosda3976e2014-04-01 17:26:40 +0300747 ata_dump_id(idbuf);
Rob Herring83f66482013-08-24 10:10:54 -0500748#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800749 return 0;
750}
751
752
753/*
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000754 * SCSI READ10/WRITE10 command operation.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800755 */
Simon Glasse0c419b2017-06-14 21:28:34 -0600756static int ata_scsiop_read_write(struct ahci_uc_priv *uc_priv,
757 struct scsi_cmd *pccb, u8 is_write)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800758{
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100759 lbaint_t lba = 0;
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000760 u16 blocks = 0;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800761 u8 fis[20];
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000762 u8 *user_buffer = pccb->pdata;
763 u32 user_buffer_size = pccb->datalen;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800764
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000765 /* Retrieve the base LBA number from the ccb structure. */
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100766 if (pccb->cmd[0] == SCSI_READ16) {
767 memcpy(&lba, pccb->cmd + 2, 8);
768 lba = be64_to_cpu(lba);
769 } else {
770 u32 temp;
771 memcpy(&temp, pccb->cmd + 2, 4);
772 lba = be32_to_cpu(temp);
773 }
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800774
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000775 /*
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100776 * Retrieve the base LBA number and the block count from
777 * the ccb structure.
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000778 *
779 * For 10-byte and 16-byte SCSI R/W commands, transfer
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800780 * length 0 means transfer 0 block of data.
781 * However, for ATA R/W commands, sector count 0 means
782 * 256 or 65536 sectors, not 0 sectors as in SCSI.
783 *
784 * WARNING: one or two older ATA drives treat 0 as 0...
785 */
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100786 if (pccb->cmd[0] == SCSI_READ16)
787 blocks = (((u16)pccb->cmd[13]) << 8) | ((u16) pccb->cmd[14]);
788 else
789 blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]);
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000790
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100791 debug("scsi_ahci: %s %u blocks starting from lba 0x" LBAFU "\n",
792 is_write ? "write" : "read", blocks, lba);
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000793
794 /* Preset the FIS */
Taylor Hutt54d0f552012-10-29 05:23:55 +0000795 memset(fis, 0, sizeof(fis));
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000796 fis[0] = 0x27; /* Host to device FIS. */
797 fis[1] = 1 << 7; /* Command FIS. */
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000798 /* Command byte (read/write). */
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000799 fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800800
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000801 while (blocks) {
802 u16 now_blocks; /* number of blocks per iteration */
803 u32 transfer_size; /* number of bytes per iteration */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800804
Masahiro Yamadadb204642014-11-07 03:03:31 +0900805 now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800806
Rob Herring83f66482013-08-24 10:10:54 -0500807 transfer_size = ATA_SECT_SIZE * now_blocks;
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000808 if (transfer_size > user_buffer_size) {
809 printf("scsi_ahci: Error: buffer too small.\n");
810 return -EIO;
811 }
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800812
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100813 /*
814 * LBA48 SATA command but only use 32bit address range within
815 * that (unless we've enabled 64bit LBA support). The next
816 * smaller command range (28bit) is too small.
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000817 */
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000818 fis[4] = (lba >> 0) & 0xff;
819 fis[5] = (lba >> 8) & 0xff;
820 fis[6] = (lba >> 16) & 0xff;
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000821 fis[7] = 1 << 6; /* device reg: set LBA mode */
822 fis[8] = ((lba >> 24) & 0xff);
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100823#ifdef CONFIG_SYS_64BIT_LBA
824 if (pccb->cmd[0] == SCSI_READ16) {
825 fis[9] = ((lba >> 32) & 0xff);
826 fis[10] = ((lba >> 40) & 0xff);
827 }
828#endif
829
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000830 fis[3] = 0xe0; /* features */
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000831
832 /* Block (sector) count */
833 fis[12] = (now_blocks >> 0) & 0xff;
834 fis[13] = (now_blocks >> 8) & 0xff;
835
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000836 /* Read/Write from ahci */
Simon Glasse0c419b2017-06-14 21:28:34 -0600837 if (ahci_device_data_io(uc_priv, pccb->target, (u8 *)&fis,
838 sizeof(fis), user_buffer, transfer_size,
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000839 is_write)) {
840 debug("scsi_ahci: SCSI %s10 command failure.\n",
841 is_write ? "WRITE" : "READ");
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000842 return -EIO;
843 }
Marc Jones49ec4b12012-10-29 05:24:02 +0000844
845 /* If this transaction is a write, do a following flush.
846 * Writes in u-boot are so rare, and the logic to know when is
847 * the last write and do a flush only there is sufficiently
848 * difficult. Just do a flush after every write. This incurs,
849 * usually, one extra flush when the rare writes do happen.
850 */
851 if (is_write) {
Simon Glasse0c419b2017-06-14 21:28:34 -0600852 if (-EIO == ata_io_flush(uc_priv, pccb->target))
Marc Jones49ec4b12012-10-29 05:24:02 +0000853 return -EIO;
854 }
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000855 user_buffer += transfer_size;
856 user_buffer_size -= transfer_size;
857 blocks -= now_blocks;
858 lba += now_blocks;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800859 }
860
861 return 0;
862}
863
864
865/*
866 * SCSI READ CAPACITY10 command operation.
867 */
Simon Glasscb875242017-06-14 21:28:33 -0600868static int ata_scsiop_read_capacity10(struct ahci_uc_priv *uc_priv,
869 struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800870{
Kumar Gala8a190652009-07-13 09:24:00 -0500871 u32 cap;
Rob Herring83f66482013-08-24 10:10:54 -0500872 u64 cap64;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000873 u32 block_size;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800874
Simon Glasscb875242017-06-14 21:28:33 -0600875 if (!uc_priv->ataid[pccb->target]) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800876 printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500877 "\tNo ATA info!\n"
Vagrant Cascadianbeb288b2015-11-24 14:46:24 -0800878 "\tPlease run SCSI command INQUIRY first!\n");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800879 return -EPERM;
880 }
881
Simon Glasscb875242017-06-14 21:28:33 -0600882 cap64 = ata_id_n_sectors(uc_priv->ataid[pccb->target]);
Rob Herring83f66482013-08-24 10:10:54 -0500883 if (cap64 > 0x100000000ULL)
884 cap64 = 0xffffffff;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000885
Rob Herring83f66482013-08-24 10:10:54 -0500886 cap = cpu_to_be32(cap64);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000887 memcpy(pccb->pdata, &cap, sizeof(cap));
888
889 block_size = cpu_to_be32((u32)512);
890 memcpy(&pccb->pdata[4], &block_size, 4);
891
892 return 0;
893}
894
895
896/*
897 * SCSI READ CAPACITY16 command operation.
898 */
Simon Glasscb875242017-06-14 21:28:33 -0600899static int ata_scsiop_read_capacity16(struct ahci_uc_priv *uc_priv,
900 struct scsi_cmd *pccb)
Gabe Blackdd2c7342012-10-29 05:23:54 +0000901{
902 u64 cap;
903 u64 block_size;
904
Simon Glasscb875242017-06-14 21:28:33 -0600905 if (!uc_priv->ataid[pccb->target]) {
Gabe Blackdd2c7342012-10-29 05:23:54 +0000906 printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
907 "\tNo ATA info!\n"
Vagrant Cascadianbeb288b2015-11-24 14:46:24 -0800908 "\tPlease run SCSI command INQUIRY first!\n");
Gabe Blackdd2c7342012-10-29 05:23:54 +0000909 return -EPERM;
910 }
911
Simon Glasscb875242017-06-14 21:28:33 -0600912 cap = ata_id_n_sectors(uc_priv->ataid[pccb->target]);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000913 cap = cpu_to_be64(cap);
Kumar Gala8a190652009-07-13 09:24:00 -0500914 memcpy(pccb->pdata, &cap, sizeof(cap));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800915
Gabe Blackdd2c7342012-10-29 05:23:54 +0000916 block_size = cpu_to_be64((u64)512);
917 memcpy(&pccb->pdata[8], &block_size, 8);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800918
919 return 0;
920}
921
922
923/*
924 * SCSI TEST UNIT READY command operation.
925 */
Simon Glasscb875242017-06-14 21:28:33 -0600926static int ata_scsiop_test_unit_ready(struct ahci_uc_priv *uc_priv,
927 struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800928{
Simon Glasscb875242017-06-14 21:28:33 -0600929 return (uc_priv->ataid[pccb->target]) ? 0 : -EPERM;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800930}
931
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500932
Simon Glass23123c62017-06-14 21:28:42 -0600933static int ahci_scsi_exec(struct udevice *dev, struct scsi_cmd *pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800934{
Simon Glass11b2b622017-06-14 21:28:40 -0600935 struct ahci_uc_priv *uc_priv;
936#ifdef CONFIG_DM_SCSI
Simon Glass8c679342017-07-04 13:31:22 -0600937 uc_priv = dev_get_uclass_priv(dev->parent);
Simon Glass11b2b622017-06-14 21:28:40 -0600938#else
939 uc_priv = probe_ent;
940#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800941 int ret;
942
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500943 switch (pccb->cmd[0]) {
Mark Langsdorf5ed06fc2015-06-05 00:58:45 +0100944 case SCSI_READ16:
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800945 case SCSI_READ10:
Simon Glasse0c419b2017-06-14 21:28:34 -0600946 ret = ata_scsiop_read_write(uc_priv, pccb, 0);
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000947 break;
948 case SCSI_WRITE10:
Simon Glasse0c419b2017-06-14 21:28:34 -0600949 ret = ata_scsiop_read_write(uc_priv, pccb, 1);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800950 break;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000951 case SCSI_RD_CAPAC10:
Simon Glasscb875242017-06-14 21:28:33 -0600952 ret = ata_scsiop_read_capacity10(uc_priv, pccb);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800953 break;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000954 case SCSI_RD_CAPAC16:
Simon Glasscb875242017-06-14 21:28:33 -0600955 ret = ata_scsiop_read_capacity16(uc_priv, pccb);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000956 break;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800957 case SCSI_TST_U_RDY:
Simon Glasscb875242017-06-14 21:28:33 -0600958 ret = ata_scsiop_test_unit_ready(uc_priv, pccb);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800959 break;
960 case SCSI_INQUIRY:
Simon Glasscb875242017-06-14 21:28:33 -0600961 ret = ata_scsiop_inquiry(uc_priv, pccb);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800962 break;
963 default:
964 printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
Simon Glassa140e862017-06-14 21:28:44 -0600965 return -ENOTSUPP;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800966 }
967
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500968 if (ret) {
969 debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
Simon Glassa140e862017-06-14 21:28:44 -0600970 return ret;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800971 }
Simon Glassa140e862017-06-14 21:28:44 -0600972 return 0;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800973
974}
975
Simon Glass0a47bbb2017-06-14 21:28:36 -0600976static int ahci_start_ports(struct ahci_uc_priv *uc_priv)
977{
978 u32 linkmap;
979 int i;
980
981 linkmap = uc_priv->link_port_map;
982
983 for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
984 if (((linkmap >> i) & 0x01)) {
985 if (ahci_port_start(uc_priv, (u8) i)) {
986 printf("Can not start port %d\n", i);
987 continue;
988 }
989 }
990 }
991
992 return 0;
993}
994
Simon Glass84fac542017-06-14 21:28:37 -0600995#ifndef CONFIG_DM_SCSI
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800996void scsi_low_level_init(int busdevfunc)
997{
Simon Glasse0c419b2017-06-14 21:28:34 -0600998 struct ahci_uc_priv *uc_priv;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800999
Rob Herringc2829ff2011-07-06 16:13:36 +00001000#ifndef CONFIG_SCSI_AHCI_PLAT
Simon Glasscf01b5b2017-06-14 21:28:38 -06001001 probe_ent = calloc(1, sizeof(struct ahci_uc_priv));
1002 if (!probe_ent) {
1003 printf("%s: No memory for uc_priv\n", __func__);
1004 return;
1005 }
1006 uc_priv = probe_ent;
Michal Simekc886f352016-09-08 15:06:45 +02001007# if defined(CONFIG_DM_PCI)
Simon Glass6f9135b2015-11-29 13:18:06 -07001008 struct udevice *dev;
1009 int ret;
1010
1011 ret = dm_pci_bus_find_bdf(busdevfunc, &dev);
1012 if (ret)
1013 return;
Simon Glasscf01b5b2017-06-14 21:28:38 -06001014 ahci_init_one(uc_priv, dev);
Simon Glass6f9135b2015-11-29 13:18:06 -07001015# else
Simon Glasscf01b5b2017-06-14 21:28:38 -06001016 ahci_init_one(uc_priv, busdevfunc);
Simon Glass6f9135b2015-11-29 13:18:06 -07001017# endif
Simon Glasscf01b5b2017-06-14 21:28:38 -06001018#else
Simon Glasse0c419b2017-06-14 21:28:34 -06001019 uc_priv = probe_ent;
Simon Glasscf01b5b2017-06-14 21:28:38 -06001020#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001021
Simon Glass0a47bbb2017-06-14 21:28:36 -06001022 ahci_start_ports(uc_priv);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001023}
Simon Glass84fac542017-06-14 21:28:37 -06001024#endif
1025
1026#ifndef CONFIG_SCSI_AHCI_PLAT
1027# if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
Michal Simek2d72d3c2017-11-02 15:53:56 +01001028int ahci_init_one_dm(struct udevice *dev)
Simon Glass84fac542017-06-14 21:28:37 -06001029{
Simon Glasscf01b5b2017-06-14 21:28:38 -06001030 struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1031
1032 return ahci_init_one(uc_priv, dev);
Simon Glass84fac542017-06-14 21:28:37 -06001033}
1034#endif
1035#endif
1036
Michal Simek2d72d3c2017-11-02 15:53:56 +01001037int ahci_start_ports_dm(struct udevice *dev)
Simon Glass84fac542017-06-14 21:28:37 -06001038{
Simon Glasscf01b5b2017-06-14 21:28:38 -06001039 struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
Simon Glass84fac542017-06-14 21:28:37 -06001040
1041 return ahci_start_ports(uc_priv);
1042}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001043
Rob Herringc2829ff2011-07-06 16:13:36 +00001044#ifdef CONFIG_SCSI_AHCI_PLAT
Simon Glasscf01b5b2017-06-14 21:28:38 -06001045static int ahci_init_common(struct ahci_uc_priv *uc_priv, void __iomem *base)
Rob Herringc2829ff2011-07-06 16:13:36 +00001046{
Simon Glasscf01b5b2017-06-14 21:28:38 -06001047 int rc;
Rob Herringc2829ff2011-07-06 16:13:36 +00001048
Simon Glasse0c419b2017-06-14 21:28:34 -06001049 uc_priv->host_flags = ATA_FLAG_SATA
Rob Herringc2829ff2011-07-06 16:13:36 +00001050 | ATA_FLAG_NO_LEGACY
1051 | ATA_FLAG_MMIO
1052 | ATA_FLAG_PIO_DMA
1053 | ATA_FLAG_NO_ATAPI;
Simon Glasse0c419b2017-06-14 21:28:34 -06001054 uc_priv->pio_mask = 0x1f;
1055 uc_priv->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
Rob Herringc2829ff2011-07-06 16:13:36 +00001056
Simon Glasse0c419b2017-06-14 21:28:34 -06001057 uc_priv->mmio_base = base;
Rob Herringc2829ff2011-07-06 16:13:36 +00001058
1059 /* initialize adapter */
Simon Glasse0c419b2017-06-14 21:28:34 -06001060 rc = ahci_host_init(uc_priv);
Rob Herringc2829ff2011-07-06 16:13:36 +00001061 if (rc)
1062 goto err_out;
1063
Simon Glasse0c419b2017-06-14 21:28:34 -06001064 ahci_print_info(uc_priv);
Rob Herringc2829ff2011-07-06 16:13:36 +00001065
Simon Glass0a47bbb2017-06-14 21:28:36 -06001066 rc = ahci_start_ports(uc_priv);
Rob Herringc2829ff2011-07-06 16:13:36 +00001067
Rob Herringc2829ff2011-07-06 16:13:36 +00001068err_out:
1069 return rc;
1070}
Simon Glasscf01b5b2017-06-14 21:28:38 -06001071
1072#ifndef CONFIG_DM_SCSI
1073int ahci_init(void __iomem *base)
1074{
1075 struct ahci_uc_priv *uc_priv;
1076
1077 probe_ent = malloc(sizeof(struct ahci_uc_priv));
1078 if (!probe_ent) {
1079 printf("%s: No memory for uc_priv\n", __func__);
1080 return -ENOMEM;
1081 }
1082
1083 uc_priv = probe_ent;
1084 memset(uc_priv, 0, sizeof(struct ahci_uc_priv));
1085
1086 return ahci_init_common(uc_priv, base);
1087}
1088#endif
1089
1090int ahci_init_dm(struct udevice *dev, void __iomem *base)
1091{
1092 struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1093
1094 return ahci_init_common(uc_priv, base);
1095}
Ian Campbell19349962014-03-07 01:20:56 +00001096
1097void __weak scsi_init(void)
1098{
1099}
1100
Simon Glasscf01b5b2017-06-14 21:28:38 -06001101#endif /* CONFIG_SCSI_AHCI_PLAT */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001102
Marc Jones49ec4b12012-10-29 05:24:02 +00001103/*
1104 * In the general case of generic rotating media it makes sense to have a
1105 * flush capability. It probably even makes sense in the case of SSDs because
1106 * one cannot always know for sure what kind of internal cache/flush mechanism
1107 * is embodied therein. At first it was planned to invoke this after the last
1108 * write to disk and before rebooting. In practice, knowing, a priori, which
1109 * is the last write is difficult. Because writing to the disk in u-boot is
1110 * very rare, this flush command will be invoked after every block write.
1111 */
Simon Glasse0c419b2017-06-14 21:28:34 -06001112static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port)
Marc Jones49ec4b12012-10-29 05:24:02 +00001113{
1114 u8 fis[20];
Simon Glasse0c419b2017-06-14 21:28:34 -06001115 struct ahci_ioports *pp = &(uc_priv->port[port]);
Tang Yuantian3f262d02015-07-09 14:37:30 +08001116 void __iomem *port_mmio = pp->port_mmio;
Marc Jones49ec4b12012-10-29 05:24:02 +00001117 u32 cmd_fis_len = 5; /* five dwords */
1118
1119 /* Preset the FIS */
1120 memset(fis, 0, 20);
1121 fis[0] = 0x27; /* Host to device FIS. */
1122 fis[1] = 1 << 7; /* Command FIS. */
Walter Murphyd1cb64b2012-10-29 05:24:03 +00001123 fis[2] = ATA_CMD_FLUSH_EXT;
Marc Jones49ec4b12012-10-29 05:24:02 +00001124
1125 memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
1126 ahci_fill_cmd_slot(pp, cmd_fis_len);
Tang Yuantian93b99e02016-04-14 16:21:00 +08001127 ahci_dcache_flush_sata_cmd(pp);
Marc Jones49ec4b12012-10-29 05:24:02 +00001128 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
1129
1130 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
1131 WAIT_MS_FLUSH, 0x1)) {
1132 debug("scsi_ahci: flush command timeout on port %d.\n", port);
1133 return -EIO;
1134 }
1135
1136 return 0;
1137}
1138
Simon Glass23123c62017-06-14 21:28:42 -06001139static int ahci_scsi_bus_reset(struct udevice *dev)
1140{
1141 /* Not implemented */
1142
1143 return 0;
1144}
1145
Simon Glassc4dfa892017-06-14 21:28:43 -06001146#ifdef CONFIG_DM_SCSI
Simon Glassc6b44302017-06-14 21:28:46 -06001147int ahci_bind_scsi(struct udevice *ahci_dev, struct udevice **devp)
1148{
1149 struct udevice *dev;
1150 int ret;
1151
1152 ret = device_bind_driver(ahci_dev, "ahci_scsi", "ahci_scsi", &dev);
1153 if (ret)
1154 return ret;
1155 *devp = dev;
1156
1157 return 0;
1158}
1159
Simon Glass89e7d972017-07-04 13:31:18 -06001160int ahci_probe_scsi(struct udevice *ahci_dev, ulong base)
Simon Glassc6b44302017-06-14 21:28:46 -06001161{
Simon Glassc6b44302017-06-14 21:28:46 -06001162 struct ahci_uc_priv *uc_priv;
1163 struct scsi_platdata *uc_plat;
1164 struct udevice *dev;
1165 int ret;
1166
1167 device_find_first_child(ahci_dev, &dev);
1168 if (!dev)
1169 return -ENODEV;
1170 uc_plat = dev_get_uclass_platdata(dev);
Simon Glass89e7d972017-07-04 13:31:18 -06001171 uc_plat->base = base;
Simon Glassc6b44302017-06-14 21:28:46 -06001172 uc_plat->max_lun = 1;
1173 uc_plat->max_id = 2;
Simon Glass89e7d972017-07-04 13:31:18 -06001174
1175 uc_priv = dev_get_uclass_priv(ahci_dev);
Simon Glassc6b44302017-06-14 21:28:46 -06001176 ret = ahci_init_one(uc_priv, dev);
1177 if (ret)
1178 return ret;
1179 ret = ahci_start_ports(uc_priv);
1180 if (ret)
1181 return ret;
Simon Glassc6b44302017-06-14 21:28:46 -06001182
1183 return 0;
1184}
1185
Simon Glass89e7d972017-07-04 13:31:18 -06001186#ifdef CONFIG_DM_PCI
1187int ahci_probe_scsi_pci(struct udevice *ahci_dev)
1188{
1189 ulong base;
1190
1191 base = (ulong)dm_pci_map_bar(ahci_dev, PCI_BASE_ADDRESS_5,
1192 PCI_REGION_MEM);
1193
1194 return ahci_probe_scsi(ahci_dev, base);
1195}
1196#endif
1197
Simon Glassc4dfa892017-06-14 21:28:43 -06001198struct scsi_ops scsi_ops = {
1199 .exec = ahci_scsi_exec,
1200 .bus_reset = ahci_scsi_bus_reset,
1201};
Simon Glassc6b44302017-06-14 21:28:46 -06001202
1203U_BOOT_DRIVER(ahci_scsi) = {
1204 .name = "ahci_scsi",
1205 .id = UCLASS_SCSI,
1206 .ops = &scsi_ops,
1207};
Simon Glassc4dfa892017-06-14 21:28:43 -06001208#else
Simon Glass23123c62017-06-14 21:28:42 -06001209int scsi_exec(struct udevice *dev, struct scsi_cmd *pccb)
1210{
1211 return ahci_scsi_exec(dev, pccb);
1212}
Marc Jones49ec4b12012-10-29 05:24:02 +00001213
Simon Glass11b2b622017-06-14 21:28:40 -06001214__weak int scsi_bus_reset(struct udevice *dev)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001215{
Simon Glass23123c62017-06-14 21:28:42 -06001216 return ahci_scsi_bus_reset(dev);
Simon Glass11b2b622017-06-14 21:28:40 -06001217
1218 return 0;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001219}
Simon Glassc4dfa892017-06-14 21:28:43 -06001220#endif