wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 1 | /* |
| 2 | * rtl8139.c : U-Boot driver for the RealTek RTL8139 |
| 3 | * |
| 4 | * Masami Komiya (mkomiya@sonare.it) |
| 5 | * |
| 6 | * Most part is taken from rtl8139.c of etherboot |
| 7 | * |
| 8 | */ |
| 9 | |
| 10 | /* rtl8139.c - etherboot driver for the Realtek 8139 chipset |
| 11 | |
| 12 | ported from the linux driver written by Donald Becker |
| 13 | by Rainer Bawidamann (Rainer.Bawidamann@informatik.uni-ulm.de) 1999 |
| 14 | |
| 15 | This software may be used and distributed according to the terms |
| 16 | of the GNU Public License, incorporated herein by reference. |
| 17 | |
| 18 | changes to the original driver: |
| 19 | - removed support for interrupts, switching to polling mode (yuck!) |
| 20 | - removed support for the 8129 chip (external MII) |
| 21 | |
| 22 | */ |
| 23 | |
| 24 | /*********************************************************************/ |
| 25 | /* Revision History */ |
| 26 | /*********************************************************************/ |
| 27 | |
| 28 | /* |
| 29 | 28 Dec 2002 ken_yap@users.sourceforge.net (Ken Yap) |
| 30 | Put in virt_to_bus calls to allow Etherboot relocation. |
| 31 | |
| 32 | 06 Apr 2001 ken_yap@users.sourceforge.net (Ken Yap) |
| 33 | Following email from Hyun-Joon Cha, added a disable routine, otherwise |
| 34 | NIC remains live and can crash the kernel later. |
| 35 | |
| 36 | 4 Feb 2000 espenlaub@informatik.uni-ulm.de (Klaus Espenlaub) |
| 37 | Shuffled things around, removed the leftovers from the 8129 support |
| 38 | that was in the Linux driver and added a bit more 8139 definitions. |
| 39 | Moved the 8K receive buffer to a fixed, available address outside the |
| 40 | 0x98000-0x9ffff range. This is a bit of a hack, but currently the only |
| 41 | way to make room for the Etherboot features that need substantial amounts |
| 42 | of code like the ANSI console support. Currently the buffer is just below |
| 43 | 0x10000, so this even conforms to the tagged boot image specification, |
| 44 | which reserves the ranges 0x00000-0x10000 and 0x98000-0xA0000. My |
| 45 | interpretation of this "reserved" is that Etherboot may do whatever it |
| 46 | likes, as long as its environment is kept intact (like the BIOS |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 47 | variables). Hopefully fixed rtl_poll() once and for all. The symptoms |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 48 | were that if Etherboot was left at the boot menu for several minutes, the |
| 49 | first eth_poll failed. Seems like I am the only person who does this. |
| 50 | First of all I fixed the debugging code and then set out for a long bug |
| 51 | hunting session. It took me about a week full time work - poking around |
| 52 | various places in the driver, reading Don Becker's and Jeff Garzik's Linux |
| 53 | driver and even the FreeBSD driver (what a piece of crap!) - and |
| 54 | eventually spotted the nasty thing: the transmit routine was acknowledging |
| 55 | each and every interrupt pending, including the RxOverrun and RxFIFIOver |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 56 | interrupts. This confused the RTL8139 thoroughly. It destroyed the |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 57 | Rx ring contents by dumping the 2K FIFO contents right where we wanted to |
| 58 | get the next packet. Oh well, what fun. |
| 59 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 60 | 18 Jan 2000 mdc@thinguin.org (Marty Connor) |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 61 | Drastically simplified error handling. Basically, if any error |
| 62 | in transmission or reception occurs, the card is reset. |
| 63 | Also, pointed all transmit descriptors to the same buffer to |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 64 | save buffer space. This should decrease driver size and avoid |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 65 | corruption because of exceeding 32K during runtime. |
| 66 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 67 | 28 Jul 1999 (Matthias Meixner - meixner@rbg.informatik.tu-darmstadt.de) |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 68 | rtl_poll was quite broken: it used the RxOK interrupt flag instead |
| 69 | of the RxBufferEmpty flag which often resulted in very bad |
| 70 | transmission performace - below 1kBytes/s. |
| 71 | |
| 72 | */ |
| 73 | |
| 74 | #include <common.h> |
Simon Glass | 6333448 | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 75 | #include <cpu_func.h> |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 76 | #include <linux/types.h> |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 77 | #include <malloc.h> |
| 78 | #include <net.h> |
Ben Warren | 65b8623 | 2008-08-31 21:41:08 -0700 | [diff] [blame] | 79 | #include <netdev.h> |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 80 | #include <asm/io.h> |
| 81 | #include <pci.h> |
| 82 | |
Shinya Kuribayashi | fad82ef | 2008-01-16 16:11:14 +0900 | [diff] [blame] | 83 | #define RTL_TIMEOUT 100000 |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 84 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 85 | /* PCI Tuning Parameters |
| 86 | Threshold is bytes transferred to chip before transmission starts. */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 87 | #define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */ |
| 88 | #define RX_FIFO_THRESH 4 /* Rx buffer level before first PCI xfer. */ |
| 89 | #define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 bytes */ |
| 90 | #define TX_DMA_BURST 4 /* Calculate as 16<<val. */ |
| 91 | #define NUM_TX_DESC 4 /* Number of Tx descriptor registers. */ |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 92 | #define TX_BUF_SIZE ETH_FRAME_LEN /* FCS is added by the chip */ |
| 93 | #define RX_BUF_LEN_IDX 0 /* 0, 1, 2 is allowed - 8,16,32K rx buffer */ |
| 94 | #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX) |
| 95 | |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 96 | #define DEBUG_TX 0 /* set to 1 to enable debug code */ |
| 97 | #define DEBUG_RX 0 /* set to 1 to enable debug code */ |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 98 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 99 | #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, a) |
| 100 | #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a) |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 101 | |
| 102 | /* Symbolic offsets to registers. */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 103 | /* Ethernet hardware address. */ |
| 104 | #define RTL_REG_MAC0 0x00 |
| 105 | /* Multicast filter. */ |
| 106 | #define RTL_REG_MAR0 0x08 |
| 107 | /* Transmit status (four 32bit registers). */ |
| 108 | #define RTL_REG_TXSTATUS0 0x10 |
| 109 | /* Tx descriptors (also four 32bit). */ |
| 110 | #define RTL_REG_TXADDR0 0x20 |
| 111 | #define RTL_REG_RXBUF 0x30 |
| 112 | #define RTL_REG_RXEARLYCNT 0x34 |
| 113 | #define RTL_REG_RXEARLYSTATUS 0x36 |
| 114 | #define RTL_REG_CHIPCMD 0x37 |
| 115 | #define RTL_REG_CHIPCMD_CMDRESET BIT(4) |
| 116 | #define RTL_REG_CHIPCMD_CMDRXENB BIT(3) |
| 117 | #define RTL_REG_CHIPCMD_CMDTXENB BIT(2) |
| 118 | #define RTL_REG_CHIPCMD_RXBUFEMPTY BIT(0) |
| 119 | #define RTL_REG_RXBUFPTR 0x38 |
| 120 | #define RTL_REG_RXBUFADDR 0x3A |
| 121 | #define RTL_REG_INTRMASK 0x3C |
| 122 | #define RTL_REG_INTRSTATUS 0x3E |
| 123 | #define RTL_REG_INTRSTATUS_PCIERR BIT(15) |
| 124 | #define RTL_REG_INTRSTATUS_PCSTIMEOUT BIT(14) |
| 125 | #define RTL_REG_INTRSTATUS_CABLELENCHANGE BIT(13) |
| 126 | #define RTL_REG_INTRSTATUS_RXFIFOOVER BIT(6) |
| 127 | #define RTL_REG_INTRSTATUS_RXUNDERRUN BIT(5) |
| 128 | #define RTL_REG_INTRSTATUS_RXOVERFLOW BIT(4) |
| 129 | #define RTL_REG_INTRSTATUS_TXERR BIT(3) |
| 130 | #define RTL_REG_INTRSTATUS_TXOK BIT(2) |
| 131 | #define RTL_REG_INTRSTATUS_RXERR BIT(1) |
| 132 | #define RTL_REG_INTRSTATUS_RXOK BIT(0) |
| 133 | #define RTL_REG_TXCONFIG 0x40 |
| 134 | #define RTL_REG_RXCONFIG 0x44 |
| 135 | #define RTL_REG_RXCONFIG_RXCFGWRAP BIT(7) |
| 136 | #define RTL_REG_RXCONFIG_ACCEPTERR BIT(5) |
| 137 | #define RTL_REG_RXCONFIG_ACCEPTRUNT BIT(4) |
| 138 | #define RTL_REG_RXCONFIG_ACCEPTBROADCAST BIT(3) |
| 139 | #define RTL_REG_RXCONFIG_ACCEPTMULTICAST BIT(2) |
| 140 | #define RTL_REG_RXCONFIG_ACCEPTMYPHYS BIT(1) |
| 141 | #define RTL_REG_RXCONFIG_ACCEPTALLPHYS BIT(0) |
| 142 | /* general-purpose counter. */ |
| 143 | #define RTL_REG_TIMER 0x48 |
| 144 | /* 24 bits valid, write clears. */ |
| 145 | #define RTL_REG_RXMISSED 0x4C |
| 146 | #define RTL_REG_CFG9346 0x50 |
| 147 | #define RTL_REG_CONFIG0 0x51 |
| 148 | #define RTL_REG_CONFIG1 0x52 |
| 149 | /* intr if gp counter reaches this value */ |
| 150 | #define RTL_REG_TIMERINTRREG 0x54 |
| 151 | #define RTL_REG_MEDIASTATUS 0x58 |
| 152 | #define RTL_REG_MEDIASTATUS_MSRTXFLOWENABLE BIT(7) |
| 153 | #define RTL_REG_MEDIASTATUS_MSRRXFLOWENABLE BIT(6) |
| 154 | #define RTL_REG_MEDIASTATUS_MSRSPEED10 BIT(3) |
| 155 | #define RTL_REG_MEDIASTATUS_MSRLINKFAIL BIT(2) |
| 156 | #define RTL_REG_MEDIASTATUS_MSRRXPAUSEFLAG BIT(1) |
| 157 | #define RTL_REG_MEDIASTATUS_MSRTXPAUSEFLAG BIT(0) |
| 158 | #define RTL_REG_CONFIG3 0x59 |
| 159 | #define RTL_REG_MULTIINTR 0x5C |
| 160 | /* revision of the RTL8139 chip */ |
| 161 | #define RTL_REG_REVISIONID 0x5E |
| 162 | #define RTL_REG_TXSUMMARY 0x60 |
| 163 | #define RTL_REG_MII_BMCR 0x62 |
| 164 | #define RTL_REG_MII_BMSR 0x64 |
| 165 | #define RTL_REG_NWAYADVERT 0x66 |
| 166 | #define RTL_REG_NWAYLPAR 0x68 |
| 167 | #define RTL_REG_NWAYEXPANSION 0x6A |
| 168 | #define RTL_REG_DISCONNECTCNT 0x6C |
| 169 | #define RTL_REG_FALSECARRIERCNT 0x6E |
| 170 | #define RTL_REG_NWAYTESTREG 0x70 |
| 171 | /* packet received counter */ |
| 172 | #define RTL_REG_RXCNT 0x72 |
| 173 | /* chip status and configuration register */ |
| 174 | #define RTL_REG_CSCR 0x74 |
| 175 | #define RTL_REG_PHYPARM1 0x78 |
| 176 | #define RTL_REG_TWISTERPARM 0x7c |
| 177 | /* undocumented */ |
| 178 | #define RTL_REG_PHYPARM2 0x80 |
| 179 | /* |
| 180 | * from 0x84 onwards are a number of power management/wakeup frame |
| 181 | * definitions we will probably never need to know about. |
| 182 | */ |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 183 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 184 | #define RTL_STS_RXMULTICAST BIT(15) |
| 185 | #define RTL_STS_RXPHYSICAL BIT(14) |
| 186 | #define RTL_STS_RXBROADCAST BIT(13) |
| 187 | #define RTL_STS_RXBADSYMBOL BIT(5) |
| 188 | #define RTL_STS_RXRUNT BIT(4) |
| 189 | #define RTL_STS_RXTOOLONG BIT(3) |
| 190 | #define RTL_STS_RXCRCERR BIT(2) |
| 191 | #define RTL_STS_RXBADALIGN BIT(1) |
| 192 | #define RTL_STS_RXSTATUSOK BIT(0) |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 193 | |
| 194 | static int ioaddr; |
| 195 | static unsigned int cur_rx,cur_tx; |
| 196 | |
| 197 | /* The RTL8139 can only transmit from a contiguous, aligned memory block. */ |
| 198 | static unsigned char tx_buffer[TX_BUF_SIZE] __attribute__((aligned(4))); |
| 199 | static unsigned char rx_ring[RX_BUF_LEN+16] __attribute__((aligned(4))); |
| 200 | |
| 201 | static int rtl8139_probe(struct eth_device *dev, bd_t *bis); |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 202 | static int rtl8139_read_eeprom(unsigned int location, unsigned int addr_len); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 203 | static void rtl_reset(struct eth_device *dev); |
Joe Hershberger | 8520df1 | 2012-05-22 07:56:18 +0000 | [diff] [blame] | 204 | static int rtl_transmit(struct eth_device *dev, void *packet, int length); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 205 | static int rtl_poll(struct eth_device *dev); |
| 206 | static void rtl_disable(struct eth_device *dev); |
Chris Packham | a55ef7f | 2018-11-26 21:00:29 +1300 | [diff] [blame] | 207 | static int rtl_bcast_addr(struct eth_device *dev, const u8 *bcast_mac, int join) |
Wolfgang Denk | 627f5c3 | 2007-08-14 09:47:27 +0200 | [diff] [blame] | 208 | { |
| 209 | return (0); |
| 210 | } |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 211 | |
| 212 | static struct pci_device_id supported[] = { |
| 213 | {PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139}, |
Jin Zhengxiong | 90c860c | 2006-06-28 08:43:56 -0500 | [diff] [blame] | 214 | {PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_8139}, |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 215 | {} |
| 216 | }; |
| 217 | |
| 218 | int rtl8139_initialize(bd_t *bis) |
| 219 | { |
| 220 | pci_dev_t devno; |
| 221 | int card_number = 0; |
| 222 | struct eth_device *dev; |
| 223 | u32 iobase; |
| 224 | int idx=0; |
| 225 | |
| 226 | while(1){ |
| 227 | /* Find RTL8139 */ |
| 228 | if ((devno = pci_find_devices(supported, idx++)) < 0) |
| 229 | break; |
| 230 | |
| 231 | pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase); |
| 232 | iobase &= ~0xf; |
| 233 | |
| 234 | debug ("rtl8139: REALTEK RTL8139 @0x%x\n", iobase); |
| 235 | |
| 236 | dev = (struct eth_device *)malloc(sizeof *dev); |
Nobuhiro Iwamatsu | 80f9165 | 2010-10-19 14:03:39 +0900 | [diff] [blame] | 237 | if (!dev) { |
| 238 | printf("Can not allocate memory of rtl8139\n"); |
| 239 | break; |
| 240 | } |
| 241 | memset(dev, 0, sizeof(*dev)); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 242 | |
| 243 | sprintf (dev->name, "RTL8139#%d", card_number); |
| 244 | |
| 245 | dev->priv = (void *) devno; |
| 246 | dev->iobase = (int)bus_to_phys(iobase); |
| 247 | dev->init = rtl8139_probe; |
| 248 | dev->halt = rtl_disable; |
| 249 | dev->send = rtl_transmit; |
| 250 | dev->recv = rtl_poll; |
David Updegraff | 7280da7 | 2007-06-11 10:41:07 -0500 | [diff] [blame] | 251 | dev->mcast = rtl_bcast_addr; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 252 | |
| 253 | eth_register (dev); |
| 254 | |
| 255 | card_number++; |
| 256 | |
| 257 | pci_write_config_byte (devno, PCI_LATENCY_TIMER, 0x20); |
| 258 | |
| 259 | udelay (10 * 1000); |
| 260 | } |
| 261 | |
| 262 | return card_number; |
| 263 | } |
| 264 | |
| 265 | static int rtl8139_probe(struct eth_device *dev, bd_t *bis) |
| 266 | { |
| 267 | int i; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 268 | int addr_len; |
| 269 | unsigned short *ap = (unsigned short *)dev->enetaddr; |
| 270 | |
| 271 | ioaddr = dev->iobase; |
| 272 | |
| 273 | /* Bring the chip out of low-power mode. */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 274 | outb(0x00, ioaddr + RTL_REG_CONFIG1); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 275 | |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 276 | addr_len = rtl8139_read_eeprom(0,8) == 0x8129 ? 8 : 6; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 277 | for (i = 0; i < 3; i++) |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 278 | *ap++ = le16_to_cpu (rtl8139_read_eeprom(i + 7, addr_len)); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 279 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 280 | rtl_reset(dev); |
| 281 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 282 | if (inb(ioaddr + RTL_REG_MEDIASTATUS) & RTL_REG_MEDIASTATUS_MSRLINKFAIL) { |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 283 | printf("Cable not connected or other link failure\n"); |
Ben Warren | de9fcb5 | 2008-01-09 18:15:53 -0500 | [diff] [blame] | 284 | return -1 ; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Ben Warren | de9fcb5 | 2008-01-09 18:15:53 -0500 | [diff] [blame] | 287 | return 0; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 288 | } |
| 289 | |
| 290 | /* Serial EEPROM section. */ |
| 291 | |
| 292 | /* EEPROM_Ctrl bits. */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 293 | #define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */ |
| 294 | #define EE_CS 0x08 /* EEPROM chip select. */ |
| 295 | #define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */ |
| 296 | #define EE_WRITE_0 0x00 |
| 297 | #define EE_WRITE_1 0x02 |
| 298 | #define EE_DATA_READ 0x01 /* EEPROM chip data out. */ |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 299 | #define EE_ENB (0x80 | EE_CS) |
| 300 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 301 | /* The EEPROM commands include the alway-set leading bit. */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 302 | #define EE_WRITE_CMD 5 |
| 303 | #define EE_READ_CMD 6 |
| 304 | #define EE_ERASE_CMD 7 |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 305 | |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 306 | static void rtl8139_eeprom_delay(uintptr_t regbase) |
| 307 | { |
| 308 | /* |
| 309 | * Delay between EEPROM clock transitions. |
| 310 | * No extra delay is needed with 33MHz PCI, but 66MHz may change this. |
| 311 | */ |
| 312 | inl(regbase + RTL_REG_CFG9346); |
| 313 | } |
| 314 | |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 315 | static int rtl8139_read_eeprom(unsigned int location, unsigned int addr_len) |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 316 | { |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 317 | unsigned int read_cmd = location | (EE_READ_CMD << addr_len); |
| 318 | uintptr_t ee_addr = ioaddr + RTL_REG_CFG9346; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 319 | unsigned int retval = 0; |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 320 | u8 dataval; |
| 321 | int i; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 322 | |
| 323 | outb(EE_ENB & ~EE_CS, ee_addr); |
| 324 | outb(EE_ENB, ee_addr); |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 325 | rtl8139_eeprom_delay(ioaddr); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 326 | |
| 327 | /* Shift the read command bits out. */ |
| 328 | for (i = 4 + addr_len; i >= 0; i--) { |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 329 | dataval = (read_cmd & BIT(i)) ? EE_DATA_WRITE : 0; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 330 | outb(EE_ENB | dataval, ee_addr); |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 331 | rtl8139_eeprom_delay(ioaddr); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 332 | outb(EE_ENB | dataval | EE_SHIFT_CLK, ee_addr); |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 333 | rtl8139_eeprom_delay(ioaddr); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 334 | } |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 335 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 336 | outb(EE_ENB, ee_addr); |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 337 | rtl8139_eeprom_delay(ioaddr); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 338 | |
| 339 | for (i = 16; i > 0; i--) { |
| 340 | outb(EE_ENB | EE_SHIFT_CLK, ee_addr); |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 341 | rtl8139_eeprom_delay(ioaddr); |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 342 | retval <<= 1; |
| 343 | retval |= inb(ee_addr) & EE_DATA_READ; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 344 | outb(EE_ENB, ee_addr); |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 345 | rtl8139_eeprom_delay(ioaddr); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | /* Terminate the EEPROM access. */ |
| 349 | outb(~EE_CS, ee_addr); |
Marek Vasut | 77676d5 | 2020-04-12 21:20:31 +0200 | [diff] [blame] | 350 | rtl8139_eeprom_delay(ioaddr); |
Marek Vasut | 298b3de | 2020-04-12 21:28:30 +0200 | [diff] [blame] | 351 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 352 | return retval; |
| 353 | } |
| 354 | |
| 355 | static const unsigned int rtl8139_rx_config = |
| 356 | (RX_BUF_LEN_IDX << 11) | |
| 357 | (RX_FIFO_THRESH << 13) | |
| 358 | (RX_DMA_BURST << 8); |
| 359 | |
Marek Vasut | e07aa6d | 2020-04-12 21:35:12 +0200 | [diff] [blame^] | 360 | static void rtl8139_set_rx_mode(struct eth_device *dev) |
| 361 | { |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 362 | /* !IFF_PROMISC */ |
Marek Vasut | e07aa6d | 2020-04-12 21:35:12 +0200 | [diff] [blame^] | 363 | unsigned int rx_mode = RTL_REG_RXCONFIG_ACCEPTBROADCAST | |
| 364 | RTL_REG_RXCONFIG_ACCEPTMULTICAST | |
| 365 | RTL_REG_RXCONFIG_ACCEPTMYPHYS; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 366 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 367 | outl(rtl8139_rx_config | rx_mode, ioaddr + RTL_REG_RXCONFIG); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 368 | |
Marek Vasut | e07aa6d | 2020-04-12 21:35:12 +0200 | [diff] [blame^] | 369 | outl(0xffffffff, ioaddr + RTL_REG_MAR0 + 0); |
| 370 | outl(0xffffffff, ioaddr + RTL_REG_MAR0 + 4); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | static void rtl_reset(struct eth_device *dev) |
| 374 | { |
| 375 | int i; |
| 376 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 377 | outb(RTL_REG_CHIPCMD_CMDRESET, ioaddr + RTL_REG_CHIPCMD); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 378 | |
| 379 | cur_rx = 0; |
| 380 | cur_tx = 0; |
| 381 | |
| 382 | /* Give the chip 10ms to finish the reset. */ |
| 383 | for (i=0; i<100; ++i){ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 384 | if ((inb(ioaddr + RTL_REG_CHIPCMD) & |
| 385 | RTL_REG_CHIPCMD_CMDRESET) == 0) |
| 386 | break; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 387 | udelay (100); /* wait 100us */ |
| 388 | } |
| 389 | |
| 390 | |
| 391 | for (i = 0; i < ETH_ALEN; i++) |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 392 | outb(dev->enetaddr[i], ioaddr + RTL_REG_MAC0 + i); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 393 | |
| 394 | /* Must enable Tx/Rx before setting transfer thresholds! */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 395 | outb(RTL_REG_CHIPCMD_CMDRXENB | RTL_REG_CHIPCMD_CMDTXENB, |
| 396 | ioaddr + RTL_REG_CHIPCMD); |
Marek Vasut | 6e61bf5 | 2020-04-12 21:30:38 +0200 | [diff] [blame] | 397 | /* accept no frames yet! */ |
| 398 | outl(rtl8139_rx_config, ioaddr + RTL_REG_RXCONFIG); |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 399 | outl((TX_DMA_BURST<<8)|0x03000000, ioaddr + RTL_REG_TXCONFIG); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 400 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 401 | /* The Linux driver changes RTL_REG_CONFIG1 here to use a different LED pattern |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 402 | * for half duplex or full/autodetect duplex (for full/autodetect, the |
| 403 | * outputs are TX/RX, Link10/100, FULL, while for half duplex it uses |
| 404 | * TX/RX, Link100, Link10). This is messy, because it doesn't match |
| 405 | * the inscription on the mounting bracket. It should not be changed |
| 406 | * from the configuration EEPROM default, because the card manufacturer |
| 407 | * should have set that to match the card. */ |
| 408 | |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 409 | debug_cond(DEBUG_RX, |
| 410 | "rx ring address is %lX\n",(unsigned long)rx_ring); |
Shinya Kuribayashi | ec450fe | 2008-01-16 16:12:26 +0900 | [diff] [blame] | 411 | flush_cache((unsigned long)rx_ring, RX_BUF_LEN); |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 412 | outl(phys_to_bus((int)rx_ring), ioaddr + RTL_REG_RXBUF); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 413 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 414 | /* If we add multicast support, the RTL_REG_MAR0 register would have to be |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 415 | * initialized to 0xffffffffffffffff (two 32 bit accesses). Etherboot |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 416 | * only needs broadcast (for ARP/RARP/BOOTP/DHCP) and unicast. */ |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 417 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 418 | outb(RTL_REG_CHIPCMD_CMDRXENB | RTL_REG_CHIPCMD_CMDTXENB, |
| 419 | ioaddr + RTL_REG_CHIPCMD); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 420 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 421 | outl(rtl8139_rx_config, ioaddr + RTL_REG_RXCONFIG); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 422 | |
| 423 | /* Start the chip's Tx and Rx process. */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 424 | outl(0, ioaddr + RTL_REG_RXMISSED); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 425 | |
Marek Vasut | e07aa6d | 2020-04-12 21:35:12 +0200 | [diff] [blame^] | 426 | rtl8139_set_rx_mode(dev); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 427 | |
| 428 | /* Disable all known interrupts by setting the interrupt mask. */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 429 | outw(0, ioaddr + RTL_REG_INTRMASK); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 430 | } |
| 431 | |
Joe Hershberger | 8520df1 | 2012-05-22 07:56:18 +0000 | [diff] [blame] | 432 | static int rtl_transmit(struct eth_device *dev, void *packet, int length) |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 433 | { |
Shinya Kuribayashi | fad82ef | 2008-01-16 16:11:14 +0900 | [diff] [blame] | 434 | unsigned int status; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 435 | unsigned long txstatus; |
| 436 | unsigned int len = length; |
Shinya Kuribayashi | fad82ef | 2008-01-16 16:11:14 +0900 | [diff] [blame] | 437 | int i = 0; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 438 | |
| 439 | ioaddr = dev->iobase; |
| 440 | |
| 441 | memcpy((char *)tx_buffer, (char *)packet, (int)length); |
| 442 | |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 443 | debug_cond(DEBUG_TX, "sending %d bytes\n", len); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 444 | |
| 445 | /* Note: RTL8139 doesn't auto-pad, send minimum payload (another 4 |
| 446 | * bytes are sent automatically for the FCS, totalling to 64 bytes). */ |
| 447 | while (len < ETH_ZLEN) { |
| 448 | tx_buffer[len++] = '\0'; |
| 449 | } |
| 450 | |
Shinya Kuribayashi | ec450fe | 2008-01-16 16:12:26 +0900 | [diff] [blame] | 451 | flush_cache((unsigned long)tx_buffer, length); |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 452 | outl(phys_to_bus((int)tx_buffer), ioaddr + RTL_REG_TXADDR0 + cur_tx*4); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 453 | outl(((TX_FIFO_THRESH<<11) & 0x003f0000) | len, |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 454 | ioaddr + RTL_REG_TXSTATUS0 + cur_tx*4); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 455 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 456 | do { |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 457 | status = inw(ioaddr + RTL_REG_INTRSTATUS); |
| 458 | /* |
| 459 | * Only acknlowledge interrupt sources we can properly |
| 460 | * handle here - the RTL_REG_INTRSTATUS_RXOVERFLOW/ |
| 461 | * RTL_REG_INTRSTATUS_RXFIFOOVER MUST be handled in the |
| 462 | * rtl_poll() function. |
| 463 | */ |
| 464 | outw(status & (RTL_REG_INTRSTATUS_TXOK | |
| 465 | RTL_REG_INTRSTATUS_TXERR | |
| 466 | RTL_REG_INTRSTATUS_PCIERR), |
| 467 | ioaddr + RTL_REG_INTRSTATUS); |
| 468 | if ((status & (RTL_REG_INTRSTATUS_TXOK | |
| 469 | RTL_REG_INTRSTATUS_TXERR | |
| 470 | RTL_REG_INTRSTATUS_PCIERR)) != 0) |
| 471 | break; |
Shinya Kuribayashi | fad82ef | 2008-01-16 16:11:14 +0900 | [diff] [blame] | 472 | udelay(10); |
| 473 | } while (i++ < RTL_TIMEOUT); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 474 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 475 | txstatus = inl(ioaddr + RTL_REG_TXSTATUS0 + cur_tx*4); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 476 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 477 | if (status & RTL_REG_INTRSTATUS_TXOK) { |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 478 | cur_tx = (cur_tx + 1) % NUM_TX_DESC; |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 479 | |
| 480 | debug_cond(DEBUG_TX, |
| 481 | "tx done, status %hX txstatus %lX\n", |
| 482 | status, txstatus); |
| 483 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 484 | return length; |
| 485 | } else { |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 486 | |
| 487 | debug_cond(DEBUG_TX, |
| 488 | "tx timeout/error (%d usecs), status %hX txstatus %lX\n", |
| 489 | 10*i, status, txstatus); |
| 490 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 491 | rtl_reset(dev); |
| 492 | |
| 493 | return 0; |
| 494 | } |
| 495 | } |
| 496 | |
| 497 | static int rtl_poll(struct eth_device *dev) |
| 498 | { |
| 499 | unsigned int status; |
| 500 | unsigned int ring_offs; |
| 501 | unsigned int rx_size, rx_status; |
| 502 | int length=0; |
| 503 | |
| 504 | ioaddr = dev->iobase; |
| 505 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 506 | if (inb(ioaddr + RTL_REG_CHIPCMD) & RTL_REG_CHIPCMD_RXBUFEMPTY) { |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 507 | return 0; |
| 508 | } |
| 509 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 510 | status = inw(ioaddr + RTL_REG_INTRSTATUS); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 511 | /* See below for the rest of the interrupt acknowledges. */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 512 | outw(status & ~(RTL_REG_INTRSTATUS_RXFIFOOVER | |
| 513 | RTL_REG_INTRSTATUS_RXOVERFLOW | |
| 514 | RTL_REG_INTRSTATUS_RXOK), |
| 515 | ioaddr + RTL_REG_INTRSTATUS); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 516 | |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 517 | debug_cond(DEBUG_RX, "rtl_poll: int %hX ", status); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 518 | |
| 519 | ring_offs = cur_rx % RX_BUF_LEN; |
Shinya Kuribayashi | ec450fe | 2008-01-16 16:12:26 +0900 | [diff] [blame] | 520 | /* ring_offs is guaranteed being 4-byte aligned */ |
Shinya Kuribayashi | a466d55 | 2008-01-16 16:13:31 +0900 | [diff] [blame] | 521 | rx_status = le32_to_cpu(*(unsigned int *)(rx_ring + ring_offs)); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 522 | rx_size = rx_status >> 16; |
| 523 | rx_status &= 0xffff; |
| 524 | |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 525 | if ((rx_status & (RTL_STS_RXBADSYMBOL | RTL_STS_RXRUNT | |
| 526 | RTL_STS_RXTOOLONG | RTL_STS_RXCRCERR | |
| 527 | RTL_STS_RXBADALIGN)) || |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 528 | (rx_size < ETH_ZLEN) || (rx_size > ETH_FRAME_LEN + 4)) { |
| 529 | printf("rx error %hX\n", rx_status); |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 530 | rtl_reset(dev); /* this clears all interrupts still pending */ |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 531 | return 0; |
| 532 | } |
| 533 | |
| 534 | /* Received a good packet */ |
| 535 | length = rx_size - 4; /* no one cares about the FCS */ |
| 536 | if (ring_offs+4+rx_size-4 > RX_BUF_LEN) { |
| 537 | int semi_count = RX_BUF_LEN - ring_offs - 4; |
| 538 | unsigned char rxdata[RX_BUF_LEN]; |
| 539 | |
| 540 | memcpy(rxdata, rx_ring + ring_offs + 4, semi_count); |
| 541 | memcpy(&(rxdata[semi_count]), rx_ring, rx_size-4-semi_count); |
| 542 | |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 543 | net_process_received_packet(rxdata, length); |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 544 | debug_cond(DEBUG_RX, "rx packet %d+%d bytes", |
| 545 | semi_count, rx_size-4-semi_count); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 546 | } else { |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 547 | net_process_received_packet(rx_ring + ring_offs + 4, length); |
Wolfgang Denk | d7bffbc | 2011-11-05 05:13:03 +0000 | [diff] [blame] | 548 | debug_cond(DEBUG_RX, "rx packet %d bytes", rx_size-4); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 549 | } |
Shinya Kuribayashi | ec450fe | 2008-01-16 16:12:26 +0900 | [diff] [blame] | 550 | flush_cache((unsigned long)rx_ring, RX_BUF_LEN); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 551 | |
| 552 | cur_rx = (cur_rx + rx_size + 4 + 3) & ~3; |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 553 | outw(cur_rx - 16, ioaddr + RTL_REG_RXBUFPTR); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 554 | /* See RTL8139 Programming Guide V0.1 for the official handling of |
| 555 | * Rx overflow situations. The document itself contains basically no |
| 556 | * usable information, except for a few exception handling rules. */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 557 | outw(status & (RTL_REG_INTRSTATUS_RXFIFOOVER | |
| 558 | RTL_REG_INTRSTATUS_RXOVERFLOW | |
| 559 | RTL_REG_INTRSTATUS_RXOK), ioaddr + RTL_REG_INTRSTATUS); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 560 | return length; |
| 561 | } |
| 562 | |
| 563 | static void rtl_disable(struct eth_device *dev) |
| 564 | { |
| 565 | int i; |
| 566 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 567 | ioaddr = dev->iobase; |
| 568 | |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 569 | /* reset the chip */ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 570 | outb(RTL_REG_CHIPCMD_CMDRESET, ioaddr + RTL_REG_CHIPCMD); |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 571 | |
| 572 | /* Give the chip 10ms to finish the reset. */ |
| 573 | for (i=0; i<100; ++i){ |
Marek Vasut | 230d982 | 2020-04-12 20:47:26 +0200 | [diff] [blame] | 574 | if ((inb(ioaddr + RTL_REG_CHIPCMD) & RTL_REG_CHIPCMD_CMDRESET) == 0) break; |
wdenk | 0260cd6 | 2004-01-02 15:01:32 +0000 | [diff] [blame] | 575 | udelay (100); /* wait 100us */ |
| 576 | } |
| 577 | } |