wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Denis Peter d.peter@mpl.ch |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * File: PATI.h |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | |
| 19 | #define CONFIG_MPC555 1 /* This is an MPC555 CPU */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 20 | #define CONFIG_PATI 1 /* ...On a PATI board */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 21 | |
| 22 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 23 | |
David Müller (ELSOFT AG) | 13c3e39 | 2014-09-30 12:32:23 +0200 | [diff] [blame] | 24 | #define CONFIG_SYS_GENERIC_BOARD |
| 25 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 26 | /* Serial Console Configuration */ |
| 27 | #define CONFIG_5xx_CONS_SCI1 |
| 28 | #undef CONFIG_5xx_CONS_SCI2 |
| 29 | |
| 30 | #define CONFIG_BAUDRATE 9600 |
| 31 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 32 | |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 33 | /* |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 34 | * BOOTP options |
| 35 | */ |
| 36 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 37 | #define CONFIG_BOOTP_BOOTPATH |
| 38 | #define CONFIG_BOOTP_GATEWAY |
| 39 | #define CONFIG_BOOTP_HOSTNAME |
| 40 | |
| 41 | |
| 42 | /* |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 43 | * Command line configuration. |
| 44 | */ |
| 45 | #define CONFIG_CMD_MEMORY |
| 46 | #define CONFIG_CMD_LOADB |
| 47 | #define CONFIG_CMD_REGINFO |
| 48 | #define CONFIG_CMD_FLASH |
| 49 | #define CONFIG_CMD_LOADS |
Mike Frysinger | 78dcaf4 | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 50 | #define CONFIG_CMD_SAVEENV |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 51 | #define CONFIG_CMD_REGINFO |
| 52 | #define CONFIG_CMD_BDI |
| 53 | #define CONFIG_CMD_CONSOLE |
| 54 | #define CONFIG_CMD_RUN |
| 55 | #define CONFIG_CMD_BSP |
| 56 | #define CONFIG_CMD_IMI |
| 57 | #define CONFIG_CMD_EEPROM |
| 58 | #define CONFIG_CMD_IRQ |
| 59 | #define CONFIG_CMD_MISC |
| 60 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 61 | |
| 62 | #if 0 |
| 63 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 64 | #else |
| 65 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 66 | #endif |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 67 | #define CONFIG_BOOTCOMMAND "" /* autoboot command */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 68 | |
| 69 | #define CONFIG_BOOTARGS "" /* */ |
| 70 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 71 | #define CONFIG_WATCHDOG /* turn on platform specific watchdog */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 72 | |
wdenk | 5da7f2f | 2004-01-03 00:43:19 +0000 | [diff] [blame] | 73 | /*#define CONFIG_STATUS_LED 1 */ /* Enable status led */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 74 | |
| 75 | #define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */ |
| 76 | |
| 77 | /* |
| 78 | * Miscellaneous configurable options |
| 79 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 81 | #define CONFIG_PREBOOT |
| 82 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 84 | #define CONFIG_SYS_PROMPT "pati=> " /* Monitor Command Prompt */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 85 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 87 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 89 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 91 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 92 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 93 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */ |
| 95 | #define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 96 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 98 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 } |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 100 | |
David Müller (ELSOFT AG) | a58fc8e | 2014-09-30 13:23:54 +0200 | [diff] [blame] | 101 | #define CONFIG_BOARD_EARLY_INIT_F |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 102 | |
| 103 | /*********************************************************************** |
| 104 | * Last Stage Init |
| 105 | ***********************************************************************/ |
| 106 | #define CONFIG_LAST_STAGE_INIT |
| 107 | |
| 108 | /* |
| 109 | * Low Level Configuration Settings |
| 110 | */ |
| 111 | |
| 112 | /* |
| 113 | * Internal Memory Mapped (This is not the IMMR content) |
| 114 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 116 | |
| 117 | /* |
| 118 | * Definitions for initial stack pointer and data area |
| 119 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 124 | /* |
| 125 | * Start addresses for the final memory configuration |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 127 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */ |
| 129 | #define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 130 | #define PCI_BASE 0x03000000 /* PCI Base (CS2) */ |
| 131 | #define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */ |
| 132 | #define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */ |
| 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_MONITOR_BASE 0xFFF00000 |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 135 | /* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 136 | /* This adress is given to the linker with -Ttext to */ |
| 137 | /* locate the text section at this adress. */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */ |
| 139 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 140 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 142 | |
| 143 | /* |
| 144 | * For booting Linux, the board info and command line data |
| 145 | * have to be in the first 8 MB of memory, since this is |
| 146 | * the maximum mapped by the Linux kernel during initialization. |
| 147 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 149 | |
| 150 | |
| 151 | /*----------------------------------------------------------------------- |
| 152 | * FLASH organization |
| 153 | *----------------------------------------------------------------------- |
| 154 | * |
| 155 | */ |
| 156 | |
David Müller | 379f3b7 | 2011-12-22 13:38:22 +0100 | [diff] [blame] | 157 | #define CONFIG_SYS_FLASH_PROTECTION |
| 158 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 159 | |
| 160 | #define CONFIG_SYS_FLASH_CFI |
| 161 | #define CONFIG_FLASH_CFI_DRIVER |
| 162 | |
| 163 | #define CONFIG_FLASH_SHOW_PROGRESS 45 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 164 | |
David Müller | 379f3b7 | 2011-12-22 13:38:22 +0100 | [diff] [blame] | 165 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 166 | #define CONFIG_SYS_MAX_FLASH_SECT 128 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 168 | #define CONFIG_ENV_IS_IN_EEPROM |
| 169 | #ifdef CONFIG_ENV_IS_IN_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 170 | #define CONFIG_ENV_OFFSET 0 |
| 171 | #define CONFIG_ENV_SIZE 2048 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 172 | #endif |
| 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 174 | #undef CONFIG_ENV_IS_IN_FLASH |
| 175 | #ifdef CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 176 | #define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 178 | #endif |
| 179 | |
| 180 | |
| 181 | #define CONFIG_SPI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */ |
| 183 | #define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */ |
| 184 | #define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 185 | /*----------------------------------------------------------------------- |
| 186 | * SYPCR - System Protection Control |
| 187 | * SYPCR can only be written once after reset! |
| 188 | *----------------------------------------------------------------------- |
| 189 | * SW Watchdog freeze |
| 190 | */ |
| 191 | #undef CONFIG_WATCHDOG |
| 192 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 194 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 195 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 197 | SYPCR_SWP) |
| 198 | #endif /* CONFIG_WATCHDOG */ |
| 199 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 200 | /*----------------------------------------------------------------------- |
| 201 | * TBSCR - Time Base Status and Control |
| 202 | *----------------------------------------------------------------------- |
| 203 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 204 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 206 | |
| 207 | /*----------------------------------------------------------------------- |
| 208 | * PISCR - Periodic Interrupt Status and Control |
| 209 | *----------------------------------------------------------------------- |
| 210 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 211 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 213 | |
| 214 | /*----------------------------------------------------------------------- |
| 215 | * SCCR - System Clock and reset Control Register |
| 216 | *----------------------------------------------------------------------- |
| 217 | * Set clock output, timebase and RTC source and divider, |
| 218 | * power management and some other internal clocks |
| 219 | */ |
| 220 | #define SCCR_MASK SCCR_EBDF00 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 222 | SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000) |
| 223 | |
| 224 | /*----------------------------------------------------------------------- |
| 225 | * SIUMCR - SIU Module Configuration |
| 226 | *----------------------------------------------------------------------- |
| 227 | * Data show cycle |
| 228 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 230 | |
| 231 | /*----------------------------------------------------------------------- |
| 232 | * PLPRCR - PLL, Low-Power, and Reset Control Register |
| 233 | *----------------------------------------------------------------------- |
| 234 | * Set all bits to 40 Mhz |
| 235 | * |
| 236 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 237 | #define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 238 | |
| 239 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 241 | |
| 242 | /*----------------------------------------------------------------------- |
| 243 | * UMCR - UIMB Module Configuration Register |
| 244 | *----------------------------------------------------------------------- |
| 245 | * |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 248 | |
| 249 | /*----------------------------------------------------------------------- |
| 250 | * ICTRL - I-Bus Support Control Register |
| 251 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 253 | |
| 254 | /*----------------------------------------------------------------------- |
| 255 | * USIU - Memory Controller Register |
| 256 | *----------------------------------------------------------------------- |
| 257 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA) |
| 259 | #define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 260 | /* SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 261 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA) |
| 262 | #define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 263 | /* PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 264 | #define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA) |
| 265 | #define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 266 | /* config registers: */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 267 | #define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA) |
| 268 | #define CONFIG_SYS_OR3_PRELIM (0xffff0000) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 269 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 271 | |
| 272 | /*----------------------------------------------------------------------- |
| 273 | * DER - Timer Decrementer |
| 274 | *----------------------------------------------------------------------- |
| 275 | * Initialise to zero |
| 276 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | #define CONFIG_SYS_DER 0x00000000 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 278 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 279 | #define VERSION_TAG "released" |
| 280 | #define CONFIG_ISO_STRING "MEV-10084-001" |
| 281 | |
| 282 | #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG |
| 283 | |
| 284 | #endif /* __CONFIG_H */ |