blob: 6476c4c430459a9b6980751be2024d2481415d6c [file] [log] [blame]
Dave Liu19b247e2008-01-11 18:48:24 +08001/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05002 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu19b247e2008-01-11 18:48:24 +08003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
Wolfgang Denkdc25d152010-10-04 19:58:00 +020028#ifdef CONFIG_NAND
Anton Vorontsovec821752009-11-24 20:12:12 +030029#define CONFIG_NAND_U_BOOT 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020030#define CONFIG_SYS_TEXT_BASE 0x00100000
31#endif
32
33#ifndef CONFIG_SYS_TEXT_BASE
34#define CONFIG_SYS_TEXT_BASE 0xFE000000
Anton Vorontsovec821752009-11-24 20:12:12 +030035#endif
36
Dave Liu19b247e2008-01-11 18:48:24 +080037/*
38 * High Level Configuration Options
39 */
40#define CONFIG_E300 1 /* E300 family */
Peter Tyser62e73982009-05-22 17:23:24 -050041#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser72f2d392009-05-22 17:23:25 -050042#define CONFIG_MPC831x 1 /* MPC831x CPU family */
Dave Liu19b247e2008-01-11 18:48:24 +080043#define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
44#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
45
46/*
47 * System Clock Setup
48 */
49#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
50#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
51
52/*
53 * Hardware Reset Configuration Word
54 * if CLKIN is 66.66MHz, then
55 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
56 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_HRCW_LOW (\
Dave Liu19b247e2008-01-11 18:48:24 +080058 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
59 HRCWL_DDR_TO_SCB_CLK_2X1 |\
60 HRCWL_SVCOD_DIV_2 |\
61 HRCWL_CSB_TO_CLKIN_2X1 |\
62 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsovec821752009-11-24 20:12:12 +030063#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu19b247e2008-01-11 18:48:24 +080064 HRCWH_PCI_HOST |\
65 HRCWH_PCI1_ARBITER_ENABLE |\
66 HRCWH_CORE_ENABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080067 HRCWH_BOOTSEQ_DISABLE |\
68 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080069 HRCWH_TSEC1M_IN_RGMII |\
70 HRCWH_TSEC2M_IN_RGMII |\
71 HRCWH_BIG_ENDIAN |\
72 HRCWH_LALE_NORMAL)
73
Anton Vorontsovec821752009-11-24 20:12:12 +030074#ifdef CONFIG_NAND_SPL
75#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
76 HRCWH_FROM_0XFFF00100 |\
77 HRCWH_ROM_LOC_NAND_SP_8BIT |\
78 HRCWH_RL_EXT_NAND)
79#else
80#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
81 HRCWH_FROM_0X00000100 |\
82 HRCWH_ROM_LOC_LOCAL_16BIT |\
83 HRCWH_RL_EXT_LEGACY)
84#endif
85
Dave Liu19b247e2008-01-11 18:48:24 +080086/*
87 * System IO Config
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_SICRH 0x00000000
90#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu19b247e2008-01-11 18:48:24 +080091
92#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Anton Vorontsovd398b7e2009-06-10 00:25:36 +040093#define CONFIG_HWCONFIG
Dave Liu19b247e2008-01-11 18:48:24 +080094
95/*
96 * IMMR new address
97 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu19b247e2008-01-11 18:48:24 +080099
Anton Vorontsovec821752009-11-24 20:12:12 +0300100#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
101#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
102#endif
103
Dave Liu19b247e2008-01-11 18:48:24 +0800104/*
105 * Arbiter Setup
106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
108#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
109#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu19b247e2008-01-11 18:48:24 +0800110
111/*
112 * DDR Setup
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
115#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
116#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
117#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
118#define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \
Dave Liu19b247e2008-01-11 18:48:24 +0800119 | DDRCDR_PZ_LOZ \
120 | DDRCDR_NZ_LOZ \
121 | DDRCDR_ODT \
122 | DDRCDR_Q_DRN )
123 /* 0x7b880001 */
124/*
125 * Manually set up DDR parameters
126 * consist of two chips HY5PS12621BFP-C4 from HYNIX
127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_DDR_SIZE 128 /* MB */
129#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
130#define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \
Dave Liu19b247e2008-01-11 18:48:24 +0800131 | 0x00010000 /* ODT_WR to CSn */ \
132 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
133 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDR_TIMING_3 0x00000000
135#define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800136 | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
137 | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
138 | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
139 | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
140 | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
141 | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
142 | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
143 /* 0x00220802 */
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800144#define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \
145 | ( 7 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
146 | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800147 | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
148 | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \
149 | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
150 | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
151 | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800152 /* 0x27256222 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800154 | ( 4 << TIMING_CFG2_CPO_SHIFT ) \
155 | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
156 | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
157 | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
158 | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800159 | ( 5 << TIMING_CFG2_FOUR_ACT_SHIFT) )
160 /* 0x121048c5 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800162 | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
163 /* 0x03600100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \
Dave Liu19b247e2008-01-11 18:48:24 +0800165 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
166 | SDRAM_CFG_32_BE )
167 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
169#define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
Dave Liu19b247e2008-01-11 18:48:24 +0800170 | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
171 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu19b247e2008-01-11 18:48:24 +0800173
174/*
175 * Memory test
176 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
178#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
179#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu19b247e2008-01-11 18:48:24 +0800180
181/*
182 * The reserved memory
183 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200184#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liu19b247e2008-01-11 18:48:24 +0800185
Dave Liu5e6b5342008-11-04 14:55:06 +0800186#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu19b247e2008-01-11 18:48:24 +0800188
189/*
190 * Initial RAM Base Address Setup
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_INIT_RAM_LOCK 1
193#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200194#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200195#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu19b247e2008-01-11 18:48:24 +0800196
197/*
198 * Local Bus Configuration & Clock Setup
199 */
Kim Phillips328040a2009-09-25 18:19:44 -0500200#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
201#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Brucedfe6e232010-06-17 11:37:18 -0500203#define CONFIG_FSL_ELBC 1
Dave Liu19b247e2008-01-11 18:48:24 +0800204
205/*
206 * FLASH on the Local Bus
207 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200209#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu19b247e2008-01-11 18:48:24 +0800211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
213#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
214#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liu19b247e2008-01-11 18:48:24 +0800215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
217#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */
Dave Liu19b247e2008-01-11 18:48:24 +0800218
Anton Vorontsovec821752009-11-24 20:12:12 +0300219#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Dave Liu19b247e2008-01-11 18:48:24 +0800220 | (2 << BR_PS_SHIFT) /* 16 bit port size */ \
221 | BR_V ) /* valid */
Anton Vorontsovec821752009-11-24 20:12:12 +0300222#define CONFIG_SYS_NOR_OR_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
Dave Liu19b247e2008-01-11 18:48:24 +0800223 | OR_UPM_XAM \
224 | OR_GPCM_CSNT \
Anton Vorontsova6c0c072008-05-29 18:14:56 +0400225 | OR_GPCM_ACS_DIV2 \
Dave Liu19b247e2008-01-11 18:48:24 +0800226 | OR_GPCM_XACS \
227 | OR_GPCM_SCY_15 \
228 | OR_GPCM_TRLX \
229 | OR_GPCM_EHTR \
230 | OR_GPCM_EAD )
231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
233#define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */
Dave Liu19b247e2008-01-11 18:48:24 +0800234
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#undef CONFIG_SYS_FLASH_CHECKSUM
236#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
237#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu19b247e2008-01-11 18:48:24 +0800238
239/*
240 * NAND Flash on the Local Bus
241 */
Anton Vorontsovec821752009-11-24 20:12:12 +0300242
243#ifdef CONFIG_NAND_SPL
244#define CONFIG_SYS_NAND_BASE 0xFFF00000
245#else
246#define CONFIG_SYS_NAND_BASE 0xE0600000
247#endif
248
Scott Wood3f53f1a2010-08-30 18:04:52 -0500249#define CONFIG_MTD_DEVICE
250#define CONFIG_MTD_PARTITION
251#define CONFIG_CMD_MTDPARTS
252#define MTDIDS_DEFAULT "nand0=e0600000.flash"
253#define MTDPARTS_DEFAULT \
254 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu5e6b5342008-11-04 14:55:06 +0800257#define CONFIG_MTD_NAND_VERIFY_WRITE 1
258#define CONFIG_CMD_NAND 1
259#define CONFIG_NAND_FSL_ELBC 1
Anton Vorontsovec821752009-11-24 20:12:12 +0300260#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Dave Liu19b247e2008-01-11 18:48:24 +0800261
Anton Vorontsovec821752009-11-24 20:12:12 +0300262#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
263#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
264#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
265#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
266#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
267
268#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Dave Liu19b247e2008-01-11 18:48:24 +0800269 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
270 | BR_PS_8 /* Port Size = 8 bit */ \
271 | BR_MS_FCM /* MSEL = FCM */ \
272 | BR_V ) /* valid */
Anton Vorontsovec821752009-11-24 20:12:12 +0300273#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \
Dave Liu19b247e2008-01-11 18:48:24 +0800274 | OR_FCM_CSCT \
275 | OR_FCM_CST \
276 | OR_FCM_CHT \
277 | OR_FCM_SCY_1 \
278 | OR_FCM_TRLX \
279 | OR_FCM_EHTR )
280 /* 0xFFFF8396 */
281
Anton Vorontsovec821752009-11-24 20:12:12 +0300282#ifdef CONFIG_NAND_U_BOOT
283#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
284#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
285#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
286#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
287#else
288#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
289#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
290#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
291#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
292#endif
293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
295#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
Dave Liu19b247e2008-01-11 18:48:24 +0800296
Anton Vorontsovec821752009-11-24 20:12:12 +0300297#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
298#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
299
300#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
301 !defined(CONFIG_NAND_SPL)
302#define CONFIG_SYS_RAMBOOT
303#else
304#undef CONFIG_SYS_RAMBOOT
305#endif
306
Dave Liu19b247e2008-01-11 18:48:24 +0800307/*
308 * Serial Port
309 */
310#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_NS16550
312#define CONFIG_SYS_NS16550_SERIAL
313#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsovec821752009-11-24 20:12:12 +0300314#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu19b247e2008-01-11 18:48:24 +0800315
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_BAUDRATE_TABLE \
Dave Liu19b247e2008-01-11 18:48:24 +0800317 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
320#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu19b247e2008-01-11 18:48:24 +0800321
322/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_HUSH_PARSER
324#ifdef CONFIG_SYS_HUSH_PARSER
325#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Dave Liu19b247e2008-01-11 18:48:24 +0800326#endif
327
328/* Pass open firmware flat tree */
329#define CONFIG_OF_LIBFDT 1
330#define CONFIG_OF_BOARD_SETUP 1
331#define CONFIG_OF_STDOUT_VIA_ALIAS 1
332
333/* I2C */
334#define CONFIG_HARD_I2C /* I2C with hardware support */
335#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
337#define CONFIG_SYS_I2C_SLAVE 0x7F
338#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
339#define CONFIG_SYS_I2C_OFFSET 0x3000
340#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liu19b247e2008-01-11 18:48:24 +0800341
342/*
343 * Board info - revision and where boot from
344 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu19b247e2008-01-11 18:48:24 +0800346
347/*
348 * Config on-board RTC
349 */
350#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu19b247e2008-01-11 18:48:24 +0800352
353/*
354 * General PCI
355 * Addresses are mapped 1-1.
356 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
358#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
359#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
360#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
361#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
362#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
363#define CONFIG_SYS_PCI_IO_BASE 0x00000000
364#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
365#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu19b247e2008-01-11 18:48:24 +0800366
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
368#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
369#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu19b247e2008-01-11 18:48:24 +0800370
Anton Vorontsov0db0be22009-01-08 04:26:17 +0300371#define CONFIG_SYS_PCIE1_BASE 0xA0000000
372#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
373#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
374#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
375#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
376#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
377#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
378#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
379#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
380
381#define CONFIG_SYS_PCIE2_BASE 0xC0000000
382#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
383#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
384#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
385#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
386#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
387#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
388#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
389#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
390
Dave Liu19b247e2008-01-11 18:48:24 +0800391#define CONFIG_PCI
Kim Phillipsf1384292009-07-23 14:09:38 -0500392#define CONFIG_PCIE
Dave Liu19b247e2008-01-11 18:48:24 +0800393
394#define CONFIG_NET_MULTI
395#define CONFIG_PCI_PNP /* do pci plug-and-play */
396
397#define CONFIG_EEPRO100
398#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu19b247e2008-01-11 18:48:24 +0800400
401#ifndef CONFIG_NET_MULTI
402#define CONFIG_NET_MULTI 1
403#endif
404
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400405#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530406#define CONFIG_SYS_SCCR_USBDRCM 3
407
408#define CONFIG_CMD_USB
409#define CONFIG_USB_STORAGE
410#define CONFIG_USB_EHCI
411#define CONFIG_USB_EHCI_FSL
412#define CONFIG_USB_PHY_TYPE "utmi"
413#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400414
Dave Liu19b247e2008-01-11 18:48:24 +0800415/*
416 * TSEC
417 */
418#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_TSEC1_OFFSET 0x24000
420#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
421#define CONFIG_SYS_TSEC2_OFFSET 0x25000
422#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu19b247e2008-01-11 18:48:24 +0800423
424/*
425 * TSEC ethernet configuration
426 */
427#define CONFIG_MII 1 /* MII PHY management */
428#define CONFIG_TSEC1 1
429#define CONFIG_TSEC1_NAME "eTSEC0"
430#define CONFIG_TSEC2 1
431#define CONFIG_TSEC2_NAME "eTSEC1"
432#define TSEC1_PHY_ADDR 0
433#define TSEC2_PHY_ADDR 1
434#define TSEC1_PHYIDX 0
435#define TSEC2_PHYIDX 0
436#define TSEC1_FLAGS TSEC_GIGABIT
437#define TSEC2_FLAGS TSEC_GIGABIT
438
439/* Options are: eTSEC[0-1] */
440#define CONFIG_ETHPRIME "eTSEC1"
441
442/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500443 * SATA
444 */
445#define CONFIG_LIBATA
446#define CONFIG_FSL_SATA
447
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200448#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500449#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_SATA1_OFFSET 0x18000
451#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
452#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500453#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_SATA2_OFFSET 0x19000
455#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
456#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500457
458#ifdef CONFIG_FSL_SATA
459#define CONFIG_LBA48
460#define CONFIG_CMD_SATA
461#define CONFIG_DOS_PARTITION
462#define CONFIG_CMD_EXT2
463#endif
464
465/*
Dave Liu19b247e2008-01-11 18:48:24 +0800466 * Environment
467 */
Anton Vorontsovec821752009-11-24 20:12:12 +0300468#if defined(CONFIG_NAND_U_BOOT)
469 #define CONFIG_ENV_IS_IN_NAND 1
470 #define CONFIG_ENV_OFFSET (512 * 1024)
471 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
472 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
473 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
474 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
475 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
476 CONFIG_ENV_RANGE)
477#elif !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200478 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200480 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
481 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800482#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200483 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200484 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200486 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800487#endif
488
489#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu19b247e2008-01-11 18:48:24 +0800491
492/*
493 * BOOTP options
494 */
495#define CONFIG_BOOTP_BOOTFILESIZE
496#define CONFIG_BOOTP_BOOTPATH
497#define CONFIG_BOOTP_GATEWAY
498#define CONFIG_BOOTP_HOSTNAME
499
500/*
501 * Command line configuration.
502 */
503#include <config_cmd_default.h>
504
505#define CONFIG_CMD_PING
506#define CONFIG_CMD_I2C
507#define CONFIG_CMD_MII
508#define CONFIG_CMD_DATE
509#define CONFIG_CMD_PCI
510
Anton Vorontsovec821752009-11-24 20:12:12 +0300511#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500512 #undef CONFIG_CMD_SAVEENV
Dave Liu19b247e2008-01-11 18:48:24 +0800513 #undef CONFIG_CMD_LOADS
514#endif
515
516#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500517#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu19b247e2008-01-11 18:48:24 +0800518
519#undef CONFIG_WATCHDOG /* watchdog disabled */
520
521/*
522 * Miscellaneous configurable options
523 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_LONGHELP /* undef to save memory */
525#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
526#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liu19b247e2008-01-11 18:48:24 +0800527
528#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liu19b247e2008-01-11 18:48:24 +0800530#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liu19b247e2008-01-11 18:48:24 +0800532#endif
533
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
535#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
536#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
537#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liu19b247e2008-01-11 18:48:24 +0800538
539/*
540 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700541 * have to be in the first 256 MB of memory, since this is
Dave Liu19b247e2008-01-11 18:48:24 +0800542 * the maximum mapped by the Linux kernel during initialization.
543 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700544#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liu19b247e2008-01-11 18:48:24 +0800545
546/*
547 * Core HID Setup
548 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500549#define CONFIG_SYS_HID0_INIT 0x000000000
550#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
551 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu19b247e2008-01-11 18:48:24 +0800552 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200553#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu19b247e2008-01-11 18:48:24 +0800554
555/*
556 * MMU Setup
557 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500558#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu19b247e2008-01-11 18:48:24 +0800559
560/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200561#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
562#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
563#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
564#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu19b247e2008-01-11 18:48:24 +0800565
566/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200567#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
Dave Liu19b247e2008-01-11 18:48:24 +0800568 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200569#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
570#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
571#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu19b247e2008-01-11 18:48:24 +0800572
573/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200574#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
Anton Vorontsovec821752009-11-24 20:12:12 +0300575#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | \
576 BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200577#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
Dave Liu19b247e2008-01-11 18:48:24 +0800578 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu19b247e2008-01-11 18:48:24 +0800580
581/* Stack in dcache: cacheable, no memory coherence */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200582#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
583#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
584#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
585#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu19b247e2008-01-11 18:48:24 +0800586
587/* PCI MEM space: cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200588#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
589#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
590#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
591#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu19b247e2008-01-11 18:48:24 +0800592
593/* PCI MMIO space: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200594#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
Dave Liu19b247e2008-01-11 18:48:24 +0800595 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
597#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
598#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu19b247e2008-01-11 18:48:24 +0800599
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200600#define CONFIG_SYS_IBAT6L 0
601#define CONFIG_SYS_IBAT6U 0
602#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
603#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu19b247e2008-01-11 18:48:24 +0800604
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_IBAT7L 0
606#define CONFIG_SYS_IBAT7U 0
607#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
608#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu19b247e2008-01-11 18:48:24 +0800609
Dave Liu19b247e2008-01-11 18:48:24 +0800610#if defined(CONFIG_CMD_KGDB)
611#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
612#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
613#endif
614
615/*
616 * Environment Configuration
617 */
618
619#define CONFIG_ENV_OVERWRITE
620
621#if defined(CONFIG_TSEC_ENET)
622#define CONFIG_HAS_ETH0
Dave Liu19b247e2008-01-11 18:48:24 +0800623#define CONFIG_HAS_ETH1
Dave Liu19b247e2008-01-11 18:48:24 +0800624#endif
625
626#define CONFIG_BAUDRATE 115200
627
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500628#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu19b247e2008-01-11 18:48:24 +0800629
630#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
631#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
632
633#define CONFIG_EXTRA_ENV_SETTINGS \
634 "netdev=eth0\0" \
635 "consoledev=ttyS0\0" \
636 "ramdiskaddr=1000000\0" \
637 "ramdiskfile=ramfs.83xx\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500638 "fdtaddr=780000\0" \
Dave Liu19b247e2008-01-11 18:48:24 +0800639 "fdtfile=mpc8315erdb.dtb\0" \
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530640 "usb_phy_type=utmi\0" \
Dave Liu19b247e2008-01-11 18:48:24 +0800641 ""
642
643#define CONFIG_NFSBOOTCOMMAND \
644 "setenv bootargs root=/dev/nfs rw " \
645 "nfsroot=$serverip:$rootpath " \
646 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
647 "console=$consoledev,$baudrate $othbootargs;" \
648 "tftp $loadaddr $bootfile;" \
649 "tftp $fdtaddr $fdtfile;" \
650 "bootm $loadaddr - $fdtaddr"
651
652#define CONFIG_RAMBOOTCOMMAND \
653 "setenv bootargs root=/dev/ram rw " \
654 "console=$consoledev,$baudrate $othbootargs;" \
655 "tftp $ramdiskaddr $ramdiskfile;" \
656 "tftp $loadaddr $bootfile;" \
657 "tftp $fdtaddr $fdtfile;" \
658 "bootm $loadaddr $ramdiskaddr $fdtaddr"
659
660
661#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
662
663#endif /* __CONFIG_H */