Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2008-2014 Freescale Semiconductor, Inc. |
| 4 | * |
| 5 | * (C) Copyright 2000 |
| 6 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 7 | */ |
| 8 | |
Tom Rini | dec7ea0 | 2024-05-20 13:35:03 -0600 | [diff] [blame] | 9 | #include <config.h> |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 10 | #include <asm/mmu.h> |
Tom Rini | dec7ea0 | 2024-05-20 13:35:03 -0600 | [diff] [blame] | 11 | #include <asm/ppc.h> |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 12 | |
| 13 | struct fsl_e_tlb_entry tlb_table[] = { |
| 14 | /* TLB 0 - for temp stack in cache */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 15 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR, |
| 16 | CFG_SYS_INIT_RAM_ADDR_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 17 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 18 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 19 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 4 * 1024, |
| 20 | CFG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 21 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 22 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 23 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 8 * 1024, |
| 24 | CFG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 25 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 26 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 27 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 12 * 1024, |
| 28 | CFG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 29 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 30 | 0, 0, BOOKE_PAGESZ_4K, 0), |
| 31 | |
| 32 | /* TLB 1 */ |
| 33 | /* *I*** - Covers boot page */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 34 | #if defined(CONFIG_SYS_RAMBOOT) && defined(CFG_SYS_INIT_L3_ADDR) |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 35 | /* |
| 36 | * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the |
| 37 | * SRAM is at 0xfff00000, it covered the 0xfffff000. |
| 38 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 39 | SET_TLB_ENTRY(1, CFG_SYS_INIT_L3_ADDR, CFG_SYS_INIT_L3_ADDR, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 40 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 41 | 0, 0, BOOKE_PAGESZ_1M, 1), |
| 42 | #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) |
| 43 | /* |
| 44 | * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the |
| 45 | * space is at 0xfff00000, it covered the 0xfffff000. |
| 46 | */ |
Tom Rini | 40eb556 | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 47 | SET_TLB_ENTRY(1, CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR, |
| 48 | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 49 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G, |
| 50 | 0, 0, BOOKE_PAGESZ_1M, 1), |
| 51 | #else |
| 52 | SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, |
| 53 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 54 | 0, 0, BOOKE_PAGESZ_4K, 1), |
| 55 | #endif |
| 56 | |
| 57 | /* *I*G* - CCSRBAR */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 58 | SET_TLB_ENTRY(1, CFG_SYS_CCSRBAR, CFG_SYS_CCSRBAR_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 59 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 60 | 0, 1, BOOKE_PAGESZ_16M, 1), |
| 61 | |
| 62 | /* *I*G* - Flash, localbus */ |
| 63 | /* This will be changed to *I*G* after relocation to RAM. */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 64 | SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE, CFG_SYS_FLASH_BASE_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 65 | MAS3_SX|MAS3_SR, MAS2_W|MAS2_G, |
| 66 | 0, 2, BOOKE_PAGESZ_256M, 1), |
| 67 | |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 68 | #ifndef CONFIG_SPL_BUILD |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 69 | /* *I*G* - PCIe 1, 0x80000000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 70 | SET_TLB_ENTRY(1, CFG_SYS_PCIE1_MEM_VIRT, CFG_SYS_PCIE1_MEM_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 71 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 72 | 0, 3, BOOKE_PAGESZ_512M, 1), |
| 73 | |
| 74 | /* *I*G* - PCIe 2, 0xa0000000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 75 | SET_TLB_ENTRY(1, CFG_SYS_PCIE2_MEM_VIRT, CFG_SYS_PCIE2_MEM_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 76 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 77 | 0, 4, BOOKE_PAGESZ_256M, 1), |
| 78 | |
| 79 | /* *I*G* - PCIe 3, 0xb0000000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 80 | SET_TLB_ENTRY(1, CFG_SYS_PCIE3_MEM_VIRT, CFG_SYS_PCIE3_MEM_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 81 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 82 | 0, 5, BOOKE_PAGESZ_256M, 1), |
| 83 | |
| 84 | |
| 85 | /* *I*G* - PCIe 4, 0xc0000000 */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 86 | SET_TLB_ENTRY(1, CFG_SYS_PCIE4_MEM_VIRT, CFG_SYS_PCIE4_MEM_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 87 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 88 | 0, 6, BOOKE_PAGESZ_256M, 1), |
| 89 | |
| 90 | /* *I*G* - PCI I/O */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 91 | SET_TLB_ENTRY(1, CFG_SYS_PCIE1_IO_VIRT, CFG_SYS_PCIE1_IO_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 92 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 93 | 0, 7, BOOKE_PAGESZ_256K, 1), |
| 94 | |
| 95 | /* Bman/Qman */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 96 | #ifdef CFG_SYS_BMAN_MEM_PHYS |
| 97 | SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE, CFG_SYS_BMAN_MEM_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 98 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 99 | 0, 9, BOOKE_PAGESZ_16M, 1), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 100 | SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE + 0x01000000, |
| 101 | CFG_SYS_BMAN_MEM_PHYS + 0x01000000, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 102 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 103 | 0, 10, BOOKE_PAGESZ_16M, 1), |
| 104 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 105 | #ifdef CFG_SYS_QMAN_MEM_PHYS |
| 106 | SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE, CFG_SYS_QMAN_MEM_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 107 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 108 | 0, 11, BOOKE_PAGESZ_16M, 1), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 109 | SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE + 0x01000000, |
| 110 | CFG_SYS_QMAN_MEM_PHYS + 0x01000000, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 111 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 112 | 0, 12, BOOKE_PAGESZ_16M, 1), |
| 113 | #endif |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 114 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 115 | #ifdef CFG_SYS_DCSRBAR_PHYS |
| 116 | SET_TLB_ENTRY(1, CFG_SYS_DCSRBAR, CFG_SYS_DCSRBAR_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 117 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 118 | 0, 13, BOOKE_PAGESZ_32M, 1), |
| 119 | #endif |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 120 | #ifdef CFG_SYS_NAND_BASE |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 121 | /* |
| 122 | * *I*G - NAND |
| 123 | * entry 14 and 15 has been used hard coded, they will be disabled |
| 124 | * in cpu_init_f, so we use entry 16 for nand. |
| 125 | */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 126 | SET_TLB_ENTRY(1, CFG_SYS_NAND_BASE, CFG_SYS_NAND_BASE_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 127 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 128 | 0, 16, BOOKE_PAGESZ_64K, 1), |
| 129 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 130 | #ifdef CFG_SYS_CPLD_BASE |
| 131 | SET_TLB_ENTRY(1, CFG_SYS_CPLD_BASE, CFG_SYS_CPLD_BASE_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 132 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 133 | 0, 17, BOOKE_PAGESZ_4K, 1), |
| 134 | #endif |
| 135 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
| 136 | /* |
| 137 | * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for |
| 138 | * fetching ucode and ENV from master |
| 139 | */ |
Tom Rini | 40eb556 | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 140 | SET_TLB_ENTRY(1, CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR, |
| 141 | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 142 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G, |
| 143 | 0, 18, BOOKE_PAGESZ_1M, 1), |
| 144 | #endif |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 145 | #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 146 | SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE, CFG_SYS_DDR_SDRAM_BASE, |
York Sun | 05204d0 | 2017-12-05 10:57:54 -0800 | [diff] [blame] | 147 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M, |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 148 | 0, 19, BOOKE_PAGESZ_2G, 1) |
| 149 | #endif |
| 150 | |
| 151 | }; |
| 152 | |
| 153 | int num_tlb_entries = ARRAY_SIZE(tlb_table); |