blob: b80193012adfe3bcdc9122b0b2567caba747f0c1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kever Yang52ead2f2016-08-12 17:58:12 +08002/*
3 * Copyright (c) 2016 Rockchip Electronics Co., Ltd
Kever Yang52ead2f2016-08-12 17:58:12 +08004 */
Kever Yang1f145142019-07-09 21:58:44 +08005#include <asm/armv7.h>
Kever Yang52ead2f2016-08-12 17:58:12 +08006#include <asm/io.h>
Kever Yang882b2a42019-07-22 19:59:30 +08007#include <asm/arch-rockchip/bootrom.h>
Kever Yang9fbe17c2019-03-28 11:01:23 +08008#include <asm/arch-rockchip/hardware.h>
Kever Yang655f2a72019-03-29 09:09:03 +08009#include <asm/arch-rockchip/grf_rk3288.h>
Kever Yang66dd5942019-07-22 19:59:26 +080010#include <asm/arch-rockchip/pmu_rk3288.h>
11#include <asm/arch-rockchip/sdram_common.h>
12
13DECLARE_GLOBAL_DATA_PTR;
Kever Yang52ead2f2016-08-12 17:58:12 +080014
Kever Yang655f2a72019-03-29 09:09:03 +080015#define GRF_BASE 0xff770000
Kever Yang52ead2f2016-08-12 17:58:12 +080016
Kever Yang882b2a42019-07-22 19:59:30 +080017const char * const boot_devices[BROM_LAST_BOOTSOURCE + 1] = {
18 [BROM_BOOTSOURCE_EMMC] = "dwmmc@ff0f0000",
19 [BROM_BOOTSOURCE_SD] = "dwmmc@ff0c0000",
20};
21
Kever Yang1f145142019-07-09 21:58:44 +080022#ifdef CONFIG_SPL_BUILD
23static void configure_l2ctlr(void)
24{
25 u32 l2ctlr;
26
27 l2ctlr = read_l2ctlr();
28 l2ctlr &= 0xfffc0000; /* clear bit0~bit17 */
29
30 /*
31 * Data RAM write latency: 2 cycles
32 * Data RAM read latency: 2 cycles
33 * Data RAM setup latency: 1 cycle
34 * Tag RAM write latency: 1 cycle
35 * Tag RAM read latency: 1 cycle
36 * Tag RAM setup latency: 1 cycle
37 */
38 l2ctlr |= (1 << 3 | 1 << 0);
39 write_l2ctlr(l2ctlr);
40}
41#endif
42
Kever Yang52ead2f2016-08-12 17:58:12 +080043int arch_cpu_init(void)
44{
Kever Yanga3eff932019-07-09 21:58:43 +080045#ifdef CONFIG_SPL_BUILD
46 configure_l2ctlr();
47#else
Kever Yang52ead2f2016-08-12 17:58:12 +080048 /* We do some SoC one time setting here. */
Kever Yang655f2a72019-03-29 09:09:03 +080049 struct rk3288_grf * const grf = (void *)GRF_BASE;
Kever Yang52ead2f2016-08-12 17:58:12 +080050
51 /* Use rkpwm by default */
Kever Yang655f2a72019-03-29 09:09:03 +080052 rk_setreg(&grf->soc_con2, 1 << 0);
Kever Yanga3eff932019-07-09 21:58:43 +080053#endif
Kever Yang52ead2f2016-08-12 17:58:12 +080054
55 return 0;
56}
Kever Yangabfed9b2019-03-29 09:09:04 +080057
58#ifdef CONFIG_DEBUG_UART_BOARD_INIT
59void board_debug_uart_init(void)
60{
61 /* Enable early UART on the RK3288 */
62 struct rk3288_grf * const grf = (void *)GRF_BASE;
63
64 rk_clrsetreg(&grf->gpio7ch_iomux, GPIO7C7_MASK << GPIO7C7_SHIFT |
65 GPIO7C6_MASK << GPIO7C6_SHIFT,
66 GPIO7C7_UART2DBG_SOUT << GPIO7C7_SHIFT |
67 GPIO7C6_UART2DBG_SIN << GPIO7C6_SHIFT);
68}
69#endif