Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2016 Rockchip Electronics Co., Ltd |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 4 | */ |
Kever Yang | 1f14514 | 2019-07-09 21:58:44 +0800 | [diff] [blame] | 5 | #include <asm/armv7.h> |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 6 | #include <asm/io.h> |
Kever Yang | 882b2a4 | 2019-07-22 19:59:30 +0800 | [diff] [blame] | 7 | #include <asm/arch-rockchip/bootrom.h> |
Kever Yang | 9fbe17c | 2019-03-28 11:01:23 +0800 | [diff] [blame] | 8 | #include <asm/arch-rockchip/hardware.h> |
Kever Yang | 655f2a7 | 2019-03-29 09:09:03 +0800 | [diff] [blame] | 9 | #include <asm/arch-rockchip/grf_rk3288.h> |
Kever Yang | 66dd594 | 2019-07-22 19:59:26 +0800 | [diff] [blame] | 10 | #include <asm/arch-rockchip/pmu_rk3288.h> |
| 11 | #include <asm/arch-rockchip/sdram_common.h> |
| 12 | |
| 13 | DECLARE_GLOBAL_DATA_PTR; |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 14 | |
Kever Yang | 655f2a7 | 2019-03-29 09:09:03 +0800 | [diff] [blame] | 15 | #define GRF_BASE 0xff770000 |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 16 | |
Kever Yang | 882b2a4 | 2019-07-22 19:59:30 +0800 | [diff] [blame] | 17 | const char * const boot_devices[BROM_LAST_BOOTSOURCE + 1] = { |
| 18 | [BROM_BOOTSOURCE_EMMC] = "dwmmc@ff0f0000", |
| 19 | [BROM_BOOTSOURCE_SD] = "dwmmc@ff0c0000", |
| 20 | }; |
| 21 | |
Kever Yang | 1f14514 | 2019-07-09 21:58:44 +0800 | [diff] [blame] | 22 | #ifdef CONFIG_SPL_BUILD |
| 23 | static void configure_l2ctlr(void) |
| 24 | { |
| 25 | u32 l2ctlr; |
| 26 | |
| 27 | l2ctlr = read_l2ctlr(); |
| 28 | l2ctlr &= 0xfffc0000; /* clear bit0~bit17 */ |
| 29 | |
| 30 | /* |
| 31 | * Data RAM write latency: 2 cycles |
| 32 | * Data RAM read latency: 2 cycles |
| 33 | * Data RAM setup latency: 1 cycle |
| 34 | * Tag RAM write latency: 1 cycle |
| 35 | * Tag RAM read latency: 1 cycle |
| 36 | * Tag RAM setup latency: 1 cycle |
| 37 | */ |
| 38 | l2ctlr |= (1 << 3 | 1 << 0); |
| 39 | write_l2ctlr(l2ctlr); |
| 40 | } |
| 41 | #endif |
| 42 | |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 43 | int arch_cpu_init(void) |
| 44 | { |
Kever Yang | a3eff93 | 2019-07-09 21:58:43 +0800 | [diff] [blame] | 45 | #ifdef CONFIG_SPL_BUILD |
| 46 | configure_l2ctlr(); |
| 47 | #else |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 48 | /* We do some SoC one time setting here. */ |
Kever Yang | 655f2a7 | 2019-03-29 09:09:03 +0800 | [diff] [blame] | 49 | struct rk3288_grf * const grf = (void *)GRF_BASE; |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 50 | |
| 51 | /* Use rkpwm by default */ |
Kever Yang | 655f2a7 | 2019-03-29 09:09:03 +0800 | [diff] [blame] | 52 | rk_setreg(&grf->soc_con2, 1 << 0); |
Kever Yang | a3eff93 | 2019-07-09 21:58:43 +0800 | [diff] [blame] | 53 | #endif |
Kever Yang | 52ead2f | 2016-08-12 17:58:12 +0800 | [diff] [blame] | 54 | |
| 55 | return 0; |
| 56 | } |
Kever Yang | abfed9b | 2019-03-29 09:09:04 +0800 | [diff] [blame] | 57 | |
| 58 | #ifdef CONFIG_DEBUG_UART_BOARD_INIT |
| 59 | void board_debug_uart_init(void) |
| 60 | { |
| 61 | /* Enable early UART on the RK3288 */ |
| 62 | struct rk3288_grf * const grf = (void *)GRF_BASE; |
| 63 | |
| 64 | rk_clrsetreg(&grf->gpio7ch_iomux, GPIO7C7_MASK << GPIO7C7_SHIFT | |
| 65 | GPIO7C6_MASK << GPIO7C6_SHIFT, |
| 66 | GPIO7C7_UART2DBG_SOUT << GPIO7C7_SHIFT | |
| 67 | GPIO7C6_UART2DBG_SIN << GPIO7C6_SHIFT); |
| 68 | } |
| 69 | #endif |