Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 1 | /* |
| 2 | * U-boot - Configuration file for BF533 EZKIT board |
| 3 | */ |
| 4 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 5 | #ifndef __CONFIG_BF533_EZKIT_H__ |
| 6 | #define __CONFIG_BF533_EZKIT_H__ |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 7 | |
Mike Frysinger | f0dd792 | 2008-02-18 05:26:48 -0500 | [diff] [blame] | 8 | #include <asm/blackfin-config-pre.h> |
| 9 | |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 10 | |
Jon Loeliger | 8262ada | 2007-07-04 22:31:49 -0500 | [diff] [blame] | 11 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 12 | * Processor Settings |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 13 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 14 | #define CONFIG_BFIN_CPU bf533-0.3 |
| 15 | #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 16 | |
| 17 | |
| 18 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 19 | * Clock Settings |
| 20 | * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV |
| 21 | * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV |
Jon Loeliger | 8262ada | 2007-07-04 22:31:49 -0500 | [diff] [blame] | 22 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 23 | /* CONFIG_CLKIN_HZ is any value in Hz */ |
| 24 | #define CONFIG_CLKIN_HZ 27000000 |
| 25 | /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */ |
| 26 | /* 1 = CLKIN / 2 */ |
| 27 | #define CONFIG_CLKIN_HALF 0 |
| 28 | /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */ |
| 29 | /* 1 = bypass PLL */ |
| 30 | #define CONFIG_PLL_BYPASS 0 |
| 31 | /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */ |
| 32 | /* Values can range from 0-63 (where 0 means 64) */ |
| 33 | #define CONFIG_VCO_MULT 22 |
| 34 | /* CCLK_DIV controls the core clock divider */ |
| 35 | /* Values can be 1, 2, 4, or 8 ONLY */ |
| 36 | #define CONFIG_CCLK_DIV 1 |
| 37 | /* SCLK_DIV controls the system clock divider */ |
| 38 | /* Values can range from 1-15 */ |
| 39 | #define CONFIG_SCLK_DIV 5 |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 40 | |
Jon Loeliger | 8262ada | 2007-07-04 22:31:49 -0500 | [diff] [blame] | 41 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 42 | /* |
| 43 | * Memory Settings |
| 44 | */ |
| 45 | #define CONFIG_MEM_SIZE 32 |
| 46 | /* Early EZKITs had 32megs, but later have 64megs */ |
| 47 | #if (CONFIG_MEM_SIZE == 64) |
| 48 | # define CONFIG_MEM_ADD_WDTH 10 |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 49 | #else |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 50 | # define CONFIG_MEM_ADD_WDTH 9 |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 51 | #endif |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 52 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 53 | #define CONFIG_EBIU_SDRRC_VAL 0x398 |
| 54 | #define CONFIG_EBIU_SDGCTL_VAL 0x91118d |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 55 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 56 | #define CONFIG_EBIU_AMGCTL_VAL 0xFF |
| 57 | #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0 |
| 58 | #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0 |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 59 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 60 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) |
| 61 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 62 | |
| 63 | |
| 64 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 65 | * Network Settings |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 66 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 67 | #define ADI_CMDS_NETWORK 1 |
| 68 | #define CONFIG_DRIVER_SMC91111 1 |
| 69 | #define CONFIG_SMC91111_BASE 0x20310300 |
| 70 | #define SMC91111_EEPROM_INIT() \ |
| 71 | do { \ |
| 72 | *pFIO_DIR |= PF1; \ |
| 73 | *pFIO_FLAG_S = PF1; \ |
| 74 | SSYNC(); \ |
| 75 | } while (0) |
| 76 | #define CONFIG_HOSTNAME bf533-ezkit |
| 77 | /* Uncomment next line to use fixed MAC address */ |
| 78 | /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */ |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 79 | |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 80 | |
| 81 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 82 | * Flash Settings |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 83 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 84 | #define CONFIG_SYS_FLASH_BASE 0x20000000 |
| 85 | #define CONFIG_SYS_MAX_FLASH_BANKS 3 |
| 86 | #define CONFIG_SYS_MAX_FLASH_SECT 40 |
| 87 | #define CONFIG_ENV_IS_IN_FLASH |
| 88 | #define CONFIG_ENV_ADDR 0x20020000 |
| 89 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
| 90 | #define FLASH_TOT_SECT 40 |
| 91 | |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 92 | |
| 93 | /* |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 94 | * I2C Settings |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 95 | * By default PF1 is used as SDA and PF0 as SCL on the Stamp board |
| 96 | */ |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 97 | #define CONFIG_SOFT_I2C |
| 98 | #ifdef CONFIG_SOFT_I2C |
| 99 | #define PF_SCL PF0 |
| 100 | #define PF_SDA PF1 |
| 101 | #define I2C_INIT \ |
| 102 | do { \ |
| 103 | *pFIO_DIR |= PF_SCL; \ |
| 104 | SSYNC(); \ |
| 105 | } while (0) |
| 106 | #define I2C_ACTIVE \ |
| 107 | do { \ |
| 108 | *pFIO_DIR |= PF_SDA; \ |
| 109 | *pFIO_INEN &= ~PF_SDA; \ |
| 110 | SSYNC(); \ |
| 111 | } while (0) |
| 112 | #define I2C_TRISTATE \ |
| 113 | do { \ |
| 114 | *pFIO_DIR &= ~PF_SDA; \ |
| 115 | *pFIO_INEN |= PF_SDA; \ |
| 116 | SSYNC(); \ |
| 117 | } while (0) |
| 118 | #define I2C_READ ((*pFIO_FLAG_D & PF_SDA) != 0) |
| 119 | #define I2C_SDA(bit) \ |
| 120 | do { \ |
| 121 | if (bit) \ |
| 122 | *pFIO_FLAG_S = PF_SDA; \ |
| 123 | else \ |
| 124 | *pFIO_FLAG_C = PF_SDA; \ |
| 125 | SSYNC(); \ |
| 126 | } while (0) |
| 127 | #define I2C_SCL(bit) \ |
| 128 | do { \ |
| 129 | if (bit) \ |
| 130 | *pFIO_FLAG_S = PF_SCL; \ |
| 131 | else \ |
| 132 | *pFIO_FLAG_C = PF_SCL; \ |
| 133 | SSYNC(); \ |
| 134 | } while (0) |
| 135 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 136 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_I2C_SPEED 50000 |
Mike Frysinger | 3421667 | 2008-10-06 04:16:47 -0400 | [diff] [blame] | 138 | #define CONFIG_SYS_I2C_SLAVE 0 |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 139 | #endif |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 140 | |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 141 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 142 | /* |
| 143 | * Misc Settings |
| 144 | */ |
| 145 | #define CONFIG_MISC_INIT_R |
| 146 | #define CONFIG_RTC_BFIN |
| 147 | #define CONFIG_UART_CONSOLE 0 |
| 148 | |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 149 | |
Mike Frysinger | 62d2a23 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 150 | /* |
| 151 | * Pull in common ADI header for remaining command/environment setup |
| 152 | */ |
| 153 | #include <configs/bfin_adi_common.h> |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 154 | |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 155 | #include <asm/blackfin-config-post.h> |
Aubrey.Li | 9da597f | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 156 | |
| 157 | #endif |