Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2016 Freescale Semiconductor, Inc. |
Biwen Li | d15aa9f | 2019-12-31 15:33:44 +0800 | [diff] [blame] | 4 | * Copyright 2019 NXP |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __CONFIG_H |
| 8 | #define __CONFIG_H |
| 9 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 10 | #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR |
| 11 | #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE |
| 12 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 13 | /* |
| 14 | * DDR: 800 MHz ( 1600 MT/s data rate ) |
| 15 | */ |
| 16 | |
| 17 | #define DDR_SDRAM_CFG 0x470c0008 |
| 18 | #define DDR_CS0_BNDS 0x008000bf |
| 19 | #define DDR_CS0_CONFIG 0x80014302 |
| 20 | #define DDR_TIMING_CFG_0 0x50550004 |
| 21 | #define DDR_TIMING_CFG_1 0xbcb38c56 |
| 22 | #define DDR_TIMING_CFG_2 0x0040d120 |
| 23 | #define DDR_TIMING_CFG_3 0x010e1000 |
| 24 | #define DDR_TIMING_CFG_4 0x00000001 |
| 25 | #define DDR_TIMING_CFG_5 0x03401400 |
| 26 | #define DDR_SDRAM_CFG_2 0x00401010 |
| 27 | #define DDR_SDRAM_MODE 0x00061c60 |
| 28 | #define DDR_SDRAM_MODE_2 0x00180000 |
| 29 | #define DDR_SDRAM_INTERVAL 0x18600618 |
| 30 | #define DDR_DDR_WRLVL_CNTL 0x8655f605 |
| 31 | #define DDR_DDR_WRLVL_CNTL_2 0x05060607 |
| 32 | #define DDR_DDR_WRLVL_CNTL_3 0x05050505 |
| 33 | #define DDR_DDR_CDR1 0x80040000 |
| 34 | #define DDR_DDR_CDR2 0x00000001 |
| 35 | #define DDR_SDRAM_CLK_CNTL 0x02000000 |
| 36 | #define DDR_DDR_ZQ_CNTL 0x89080600 |
| 37 | #define DDR_CS0_CONFIG_2 0 |
| 38 | #define DDR_SDRAM_CFG_MEM_EN 0x80000000 |
| 39 | #define SDRAM_CFG2_D_INIT 0x00000010 |
| 40 | #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 |
| 41 | #define SDRAM_CFG2_FRC_SR 0x80000000 |
| 42 | #define SDRAM_CFG_BI 0x00000001 |
| 43 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 44 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL |
| 45 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 46 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 47 | /* |
| 48 | * Serial Port |
| 49 | */ |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame^] | 50 | #define CFG_SYS_NS16550_CLK get_serial_clock() |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 51 | |
| 52 | /* |
| 53 | * I2C |
| 54 | */ |
Biwen Li | d15aa9f | 2019-12-31 15:33:44 +0800 | [diff] [blame] | 55 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 56 | /* |
| 57 | * MMC |
| 58 | */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 59 | |
| 60 | /* SATA */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 61 | #ifndef PCI_DEVICE_ID_FREESCALE_AHCI |
| 62 | #define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440 |
| 63 | #endif |
| 64 | #define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \ |
| 65 | PCI_DEVICE_ID_FREESCALE_AHCI} |
| 66 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 67 | /* SPI */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 68 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 69 | /* |
| 70 | * eTSEC |
| 71 | */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 72 | |
| 73 | #ifdef CONFIG_TSEC_ENET |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 74 | #define CONFIG_MII_DEFAULT_TSEC 1 |
| 75 | #define CONFIG_TSEC1 1 |
| 76 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 77 | #define CONFIG_TSEC2 1 |
| 78 | #define CONFIG_TSEC2_NAME "eTSEC2" |
| 79 | |
| 80 | #define TSEC1_PHY_ADDR 1 |
| 81 | #define TSEC2_PHY_ADDR 3 |
| 82 | |
| 83 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 84 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 85 | |
| 86 | #define TSEC1_PHYIDX 0 |
| 87 | #define TSEC2_PHYIDX 0 |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 88 | #endif |
| 89 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 90 | #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" |
| 91 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 92 | #define CONFIG_PEN_ADDR_BIG_ENDIAN |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 93 | #define CONFIG_SMP_PEN_ADDR 0x01ee0200 |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 94 | |
| 95 | #define CONFIG_HWCONFIG |
| 96 | #define HWCONFIG_BUFFER_SIZE 256 |
| 97 | |
| 98 | #define CONFIG_FSL_DEVICE_DISABLE |
| 99 | |
| 100 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 101 | "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ |
Alison Wang | 7147706 | 2020-02-03 15:25:19 +0800 | [diff] [blame] | 102 | "initrd_high=0xffffffff\0" |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 103 | |
| 104 | /* |
| 105 | * Miscellaneous configurable options |
| 106 | */ |
Alison Wang | 7147706 | 2020-02-03 15:25:19 +0800 | [diff] [blame] | 107 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
| 108 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 109 | #define CONFIG_LS102XA_STREAM_ID |
| 110 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 111 | #include <asm/fsl_secure_boot.h> |
| 112 | |
| 113 | #endif |