Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2007-2008 |
Stelian Pop | 5ee0c7f | 2011-11-01 00:00:39 +0100 | [diff] [blame] | 4 | * Stelian Pop <stelian@popies.net> |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 5 | * Lead Tech Design <www.leadtechdesign.com> |
| 6 | * |
| 7 | * Configuation settings for the AT91SAM9263EK board. |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 13 | #include <linux/stringify.h> |
| 14 | |
Xu, Hong | 504e4e1 | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 15 | /* |
| 16 | * SoC must be defined first, before hardware.h is included. |
| 17 | * In this case SoC is defined in boards.cfg. |
| 18 | */ |
| 19 | #include <asm/hardware.h> |
| 20 | |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 21 | /* ARM asynchronous clock */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 22 | #define CFG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */ |
| 23 | #define CFG_SYS_AT91_SLOW_CLOCK 32768 |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 24 | |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 25 | /* SDRAM */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 26 | #define CFG_SYS_SDRAM_BASE ATMEL_BASE_CS1 |
| 27 | #define CFG_SYS_SDRAM_SIZE 0x04000000 |
Xu, Hong | 504e4e1 | 2011-06-10 21:31:26 +0000 | [diff] [blame] | 28 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 29 | #define CFG_SYS_INIT_RAM_SIZE (16 * 1024) |
| 30 | #define CFG_SYS_INIT_RAM_ADDR ATMEL_BASE_SRAM1 |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 31 | |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 32 | /* NOR flash, if populated */ |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 33 | #ifdef CONFIG_SYS_USE_NORFLASH |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 34 | #define PHYS_FLASH_1 0x10000000 |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 35 | #define CFG_SYS_FLASH_BASE PHYS_FLASH_1 |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 36 | |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 37 | /* Address and size of Primary Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 38 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 39 | #define CFG_EXTRA_ENV_SETTINGS \ |
Marek Vasut | fd5ba89 | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 40 | "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \ |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 41 | "update=" \ |
| 42 | "protect off ${monitor_base} +${filesize};" \ |
| 43 | "erase ${monitor_base} +${filesize};" \ |
Andreas Bießmann | 46a8ab7 | 2012-06-28 02:32:32 +0000 | [diff] [blame] | 44 | "cp.b ${fileaddr} ${monitor_base} ${filesize};" \ |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 45 | "protect on ${monitor_base} +${filesize}\0" |
| 46 | |
| 47 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 48 | #define MASTER_PLL_MUL 171 |
| 49 | #define MASTER_PLL_DIV 14 |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 50 | #define MASTER_PLL_OUT 3 |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 51 | |
| 52 | /* clocks */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 53 | #define CFG_SYS_MOR_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 54 | (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 55 | #define CFG_SYS_PLLAR_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 56 | (AT91_PMC_PLLAR_29 | \ |
| 57 | AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \ |
| 58 | AT91_PMC_PLLXR_PLLCOUNT(63) | \ |
Wolfgang Denk | 62fb2b4 | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 59 | AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 60 | AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV)) |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 61 | |
| 62 | /* PCK/2 = MCK Master Clock from PLLA */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 63 | #define CFG_SYS_MCKR1_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 64 | (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \ |
| 65 | AT91_PMC_MCKR_MDIV_2) |
| 66 | |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 67 | /* PCK/2 = MCK Master Clock from PLLA */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 68 | #define CFG_SYS_MCKR2_VAL \ |
Wolfgang Denk | 62fb2b4 | 2021-09-27 17:42:39 +0200 | [diff] [blame] | 69 | (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 70 | AT91_PMC_MCKR_MDIV_2) |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 71 | |
| 72 | /* define PDC[31:16] as DATA[31:16] */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 73 | #define CFG_SYS_PIOD_PDR_VAL1 0xFFFF0000 |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 74 | /* no pull-up for D[31:16] */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 75 | #define CFG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 76 | /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 77 | #define CFG_SYS_MATRIX_EBICSA_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 78 | (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \ |
| 79 | AT91_MATRIX_CSA_EBI_CS1A) |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 80 | |
| 81 | /* SDRAM */ |
| 82 | /* SDRAMC_MR Mode register */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 83 | #define CFG_SYS_SDRC_MR_VAL1 0 |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 84 | /* SDRAMC_TR - Refresh Timer register */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 85 | #define CFG_SYS_SDRC_TR_VAL1 0x13C |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 86 | /* SDRAMC_CR - Configuration register*/ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 87 | #define CFG_SYS_SDRC_CR_VAL \ |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 88 | (AT91_SDRAMC_NC_9 | \ |
| 89 | AT91_SDRAMC_NR_13 | \ |
| 90 | AT91_SDRAMC_NB_4 | \ |
| 91 | AT91_SDRAMC_CAS_3 | \ |
| 92 | AT91_SDRAMC_DBW_32 | \ |
| 93 | (1 << 8) | /* Write Recovery Delay */ \ |
| 94 | (7 << 12) | /* Row Cycle Delay */ \ |
| 95 | (2 << 16) | /* Row Precharge Delay */ \ |
| 96 | (2 << 20) | /* Row to Column Delay */ \ |
| 97 | (5 << 24) | /* Active to Precharge Delay */ \ |
| 98 | (1 << 28)) /* Exit Self Refresh to Active Delay */ |
| 99 | |
| 100 | /* Memory Device Register -> SDRAM */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 101 | #define CFG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM |
| 102 | #define CFG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 103 | #define CFG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 104 | #define CFG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 105 | #define CFG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ |
| 106 | #define CFG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ |
| 107 | #define CFG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ |
| 108 | #define CFG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ |
| 109 | #define CFG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ |
| 110 | #define CFG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ |
| 111 | #define CFG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ |
| 112 | #define CFG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 113 | #define CFG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 114 | #define CFG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 115 | #define CFG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 116 | #define CFG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 117 | #define CFG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 118 | #define CFG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 119 | |
| 120 | /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 121 | #define CFG_SYS_SMC0_SETUP0_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 122 | (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \ |
| 123 | AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 124 | #define CFG_SYS_SMC0_PULSE0_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 125 | (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \ |
| 126 | AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 127 | #define CFG_SYS_SMC0_CYCLE0_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 128 | (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 129 | #define CFG_SYS_SMC0_MODE0_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 130 | (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \ |
| 131 | AT91_SMC_MODE_DBW_16 | \ |
| 132 | AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6)) |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 133 | |
| 134 | /* user reset enable */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 135 | #define CFG_SYS_RSTC_RMR_VAL \ |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 136 | (AT91_RSTC_KEY | \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 137 | AT91_RSTC_MR_URSTEN | \ |
| 138 | AT91_RSTC_MR_ERSTL(15)) |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 139 | |
| 140 | /* Disable Watchdog */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 141 | #define CFG_SYS_WDTC_WDMR_VAL \ |
Jens Scharsig | c3c10ea | 2010-02-03 22:47:18 +0100 | [diff] [blame] | 142 | (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \ |
| 143 | AT91_WDT_MR_WDV(0xfff) | \ |
| 144 | AT91_WDT_MR_WDDIS | \ |
| 145 | AT91_WDT_MR_WDD(0xfff)) |
| 146 | |
Jean-Christophe PLAGNIOL-VILLARD | 3277473 | 2009-06-13 12:48:36 +0200 | [diff] [blame] | 147 | #endif |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 148 | #include <linux/stringify.h> |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 149 | #endif |
| 150 | |
| 151 | /* NAND flash */ |
Jean-Christophe PLAGNIOL-VILLARD | c9539ba | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 152 | #ifdef CONFIG_CMD_NAND |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 153 | #define CFG_SYS_NAND_BASE ATMEL_BASE_CS3 |
Jean-Christophe PLAGNIOL-VILLARD | c9539ba | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 154 | /* our ALE is AD21 */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 155 | #define CFG_SYS_NAND_MASK_ALE (1 << 21) |
Jean-Christophe PLAGNIOL-VILLARD | c9539ba | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 156 | /* our CLE is AD22 */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 157 | #define CFG_SYS_NAND_MASK_CLE (1 << 22) |
| 158 | #define CFG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15 |
| 159 | #define CFG_SYS_NAND_READY_PIN AT91_PIN_PA22 |
Jean-Christophe PLAGNIOL-VILLARD | c9539ba | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 160 | #endif |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 161 | |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 162 | /* USB */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 163 | #define CFG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */ |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 164 | |
Stelian Pop | 69c925f | 2008-05-08 18:52:23 +0200 | [diff] [blame] | 165 | #endif |