blob: c5fd740be4deeacfdf178d813d6065ab6829c7f0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sascha Hauer1a7676f2008-03-26 20:40:42 +01002/*
3 * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
Sascha Hauer1a7676f2008-03-26 20:40:42 +01004 */
5
Simon Glass8bc85192014-10-01 19:57:27 -06006#include <dm.h>
7#include <errno.h>
Stefano Babic733c4352010-08-18 10:22:42 +02008#include <watchdog.h>
Ilya Yanok7bfca972009-06-08 04:12:46 +04009#include <asm/arch/imx-regs.h>
10#include <asm/arch/clock.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060011#include <asm/global_data.h>
Masahiro Yamada22c97de2014-10-24 12:41:19 +090012#include <dm/platform_data/serial_mxc.h>
Marek Vasut64c60552012-09-14 22:37:43 +020013#include <serial.h>
14#include <linux/compiler.h>
Loic Poulain3e7a9992023-01-12 18:19:50 +010015#include <linux/delay.h>
Sascha Hauer1a7676f2008-03-26 20:40:42 +010016
Sascha Hauer1a7676f2008-03-26 20:40:42 +010017/* UART Control Register Bit Fields.*/
Jagan Teki71eb2bf2017-06-06 05:31:50 +000018#define URXD_CHARRDY (1<<15)
19#define URXD_ERR (1<<14)
20#define URXD_OVRRUN (1<<13)
21#define URXD_FRMERR (1<<12)
22#define URXD_BRK (1<<11)
23#define URXD_PRERR (1<<10)
24#define URXD_RX_DATA (0xFF)
25#define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
26#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
27#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
28#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
29#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
30#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
31#define UCR1_IREN (1<<7) /* Infrared interface enable */
32#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
33#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
34#define UCR1_SNDBRK (1<<4) /* Send break */
35#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
36#define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
37#define UCR1_DOZE (1<<1) /* Doze */
38#define UCR1_UARTEN (1<<0) /* UART enabled */
39#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
40#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
41#define UCR2_CTSC (1<<13) /* CTS pin control */
42#define UCR2_CTS (1<<12) /* Clear to send */
43#define UCR2_ESCEN (1<<11) /* Escape enable */
44#define UCR2_PREN (1<<8) /* Parity enable */
45#define UCR2_PROE (1<<7) /* Parity odd/even */
46#define UCR2_STPB (1<<6) /* Stop */
47#define UCR2_WS (1<<5) /* Word size */
48#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
49#define UCR2_TXEN (1<<2) /* Transmitter enabled */
50#define UCR2_RXEN (1<<1) /* Receiver enabled */
51#define UCR2_SRST (1<<0) /* SW reset */
52#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
53#define UCR3_PARERREN (1<<12) /* Parity enable */
54#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
55#define UCR3_DSR (1<<10) /* Data set ready */
56#define UCR3_DCD (1<<9) /* Data carrier detect */
57#define UCR3_RI (1<<8) /* Ring indicator */
58#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
59#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
60#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
61#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
62#define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */
63#define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */
Johannes Schneiderba98bef2022-09-06 14:15:03 +020064
65/* imx8 names these bitsfields instead: */
66#define UCR3_DTRDEN BIT(3) /* bit not used in this chip */
67#define UCR3_RXDMUXSEL BIT(2) /* RXD muxed input selected; 'should always be set' */
68
Jagan Teki71eb2bf2017-06-06 05:31:50 +000069#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
70#define UCR3_BPEN (1<<0) /* Preset registers enable */
71#define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
72#define UCR4_INVR (1<<9) /* Inverted infrared reception */
73#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
74#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
75#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
76#define UCR4_IRSC (1<<5) /* IR special case */
77#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
78#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
79#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
80#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
81#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
82#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
83#define UFCR_RFDIV_SHF 7 /* Reference freq divider shift */
84#define RFDIV 4 /* divide input clock by 2 */
85#define UFCR_DCEDTE (1<<6) /* DTE mode select */
86#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
87#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
88#define USR1_RTSS (1<<14) /* RTS pin status */
89#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
90#define USR1_RTSD (1<<12) /* RTS delta */
91#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
92#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
93#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
94#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
95#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
96#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
97#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
98#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
99#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
100#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
101#define USR2_IDLE (1<<12) /* Idle condition */
102#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
103#define USR2_WAKE (1<<7) /* Wake */
104#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
105#define USR2_TXDC (1<<3) /* Transmitter complete */
106#define USR2_BRCD (1<<2) /* Break condition */
107#define USR2_ORE (1<<1) /* Overrun error */
108#define USR2_RDR (1<<0) /* Recv data ready */
109#define UTS_FRCPERR (1<<13) /* Force parity error */
110#define UTS_LOOP (1<<12) /* Loop tx and rx */
111#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
112#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
113#define UTS_TXFULL (1<<4) /* TxFIFO full */
114#define UTS_RXFULL (1<<3) /* RxFIFO full */
115#define UTS_SOFTRS (1<<0) /* Software reset */
Jagan Teki9df89922017-06-06 05:31:49 +0000116#define TXTL 2 /* reset default */
117#define RXTL 1 /* reset default */
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100118
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700119DECLARE_GLOBAL_DATA_PTR;
120
Jagan Tekif8fd2752017-06-06 05:31:45 +0000121struct mxc_uart {
122 u32 rxd;
123 u32 spare0[15];
124
125 u32 txd;
126 u32 spare1[15];
127
128 u32 cr1;
129 u32 cr2;
130 u32 cr3;
131 u32 cr4;
132
133 u32 fcr;
134 u32 sr1;
135 u32 sr2;
136 u32 esc;
137
138 u32 tim;
139 u32 bir;
140 u32 bmr;
141 u32 brc;
142
143 u32 onems;
144 u32 ts;
145};
146
Loic Poulain3e7a9992023-01-12 18:19:50 +0100147static void _mxc_serial_flush(struct mxc_uart *base)
148{
149 unsigned int timeout = 4000;
150
151 if (!(readl(&base->cr1) & UCR1_UARTEN) ||
152 !(readl(&base->cr2) & UCR2_TXEN))
153 return;
154
155 while (!(readl(&base->sr2) & USR2_TXDC) && --timeout)
156 udelay(1);
157}
158
Max Krummenacher45d67232019-02-01 16:04:50 +0100159static void _mxc_serial_init(struct mxc_uart *base, int use_dte)
Jagan Teki01fcb6e2017-06-06 05:31:48 +0000160{
Loic Poulain3e7a9992023-01-12 18:19:50 +0100161 _mxc_serial_flush(base);
162
Jagan Teki01fcb6e2017-06-06 05:31:48 +0000163 writel(0, &base->cr1);
164 writel(0, &base->cr2);
165
166 while (!(readl(&base->cr2) & UCR2_SRST));
167
Max Krummenacher45d67232019-02-01 16:04:50 +0100168 if (use_dte)
169 writel(0x404 | UCR3_ADNIMP, &base->cr3);
170 else
171 writel(0x704 | UCR3_ADNIMP, &base->cr3);
172
Jagan Teki01fcb6e2017-06-06 05:31:48 +0000173 writel(0x704 | UCR3_ADNIMP, &base->cr3);
174 writel(0x8000, &base->cr4);
175 writel(0x2b, &base->esc);
176 writel(0, &base->tim);
177
178 writel(0, &base->ts);
179}
180
Jagan Teki9df89922017-06-06 05:31:49 +0000181static void _mxc_serial_setbrg(struct mxc_uart *base, unsigned long clk,
182 unsigned long baudrate, bool use_dte)
183{
184 u32 tmp;
185
Loic Poulain3e7a9992023-01-12 18:19:50 +0100186 _mxc_serial_flush(base);
187
Jagan Teki9df89922017-06-06 05:31:49 +0000188 tmp = RFDIV << UFCR_RFDIV_SHF;
189 if (use_dte)
190 tmp |= UFCR_DCEDTE;
191 else
192 tmp |= (TXTL << UFCR_TXTL_SHF) | (RXTL << UFCR_RXTL_SHF);
193 writel(tmp, &base->fcr);
194
195 writel(0xf, &base->bir);
196 writel(clk / (2 * baudrate), &base->bmr);
197
198 writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST,
199 &base->cr2);
Johannes Schneiderba98bef2022-09-06 14:15:03 +0200200
201 /*
202 * setting the baudrate triggers a reset, returning cr3 to its
203 * reset value but UCR3_RXDMUXSEL "should always be set."
204 * according to the imx8 reference-manual
205 */
206 writel(readl(&base->cr3) | UCR3_RXDMUXSEL, &base->cr3);
207
Jagan Teki9df89922017-06-06 05:31:49 +0000208 writel(UCR1_UARTEN, &base->cr1);
209}
210
Adam Fordfd5fc9e2019-02-19 22:07:22 -0600211#if !CONFIG_IS_ENABLED(DM_SERIAL)
Simon Glass8bc85192014-10-01 19:57:27 -0600212
Tom Rinia17aa192022-12-04 10:04:55 -0500213#ifndef CFG_MXC_UART_BASE
214#error "define CFG_MXC_UART_BASE to use the MXC UART driver"
Simon Glass8bc85192014-10-01 19:57:27 -0600215#endif
216
Tom Rinia17aa192022-12-04 10:04:55 -0500217#define mxc_base ((struct mxc_uart *)CFG_MXC_UART_BASE)
Simon Glass8bc85192014-10-01 19:57:27 -0600218
Marek Vasut64c60552012-09-14 22:37:43 +0200219static void mxc_serial_setbrg(void)
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100220{
Stefano Babica1b7a772010-01-20 18:20:19 +0100221 u32 clk = imx_get_uartclk();
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100222
223 if (!gd->baudrate)
224 gd->baudrate = CONFIG_BAUDRATE;
225
Jagan Teki9df89922017-06-06 05:31:49 +0000226 _mxc_serial_setbrg(mxc_base, clk, gd->baudrate, false);
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100227}
228
Marek Vasut64c60552012-09-14 22:37:43 +0200229static int mxc_serial_getc(void)
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100230{
Jagan Tekif8fd2752017-06-06 05:31:45 +0000231 while (readl(&mxc_base->ts) & UTS_RXEMPTY)
Stefan Roese80877fa2022-09-02 14:10:46 +0200232 schedule();
Jagan Tekif8fd2752017-06-06 05:31:45 +0000233 return (readl(&mxc_base->rxd) & URXD_RX_DATA); /* mask out status from upper word */
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100234}
235
Marek Vasut64c60552012-09-14 22:37:43 +0200236static void mxc_serial_putc(const char c)
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100237{
Alison Wang23e06b52016-03-02 11:00:37 +0800238 /* If \n, also do \r */
239 if (c == '\n')
240 serial_putc('\r');
241
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100242 /* wait for transmitter to be ready */
Loic Poulainf1d96692023-01-12 18:19:51 +0100243 while (readl(&mxc_base->ts) & UTS_TXFULL)
Stefan Roese80877fa2022-09-02 14:10:46 +0200244 schedule();
Loic Poulainf1d96692023-01-12 18:19:51 +0100245
246 writel(c, &mxc_base->txd);
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100247}
248
Jagan Teki71eb2bf2017-06-06 05:31:50 +0000249/* Test whether a character is in the RX buffer */
Marek Vasut64c60552012-09-14 22:37:43 +0200250static int mxc_serial_tstc(void)
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100251{
252 /* If receive fifo is empty, return false */
Jagan Tekif8fd2752017-06-06 05:31:45 +0000253 if (readl(&mxc_base->ts) & UTS_RXEMPTY)
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100254 return 0;
255 return 1;
256}
257
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100258/*
259 * Initialise the serial port with the given baudrate. The settings
260 * are always 8 data bits, no parity, 1 stop bit, no start bits.
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100261 */
Marek Vasut64c60552012-09-14 22:37:43 +0200262static int mxc_serial_init(void)
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100263{
Max Krummenacher45d67232019-02-01 16:04:50 +0100264 _mxc_serial_init(mxc_base, false);
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100265
266 serial_setbrg();
267
Sascha Hauer1a7676f2008-03-26 20:40:42 +0100268 return 0;
269}
Marek Vasut64c60552012-09-14 22:37:43 +0200270
Loic Poulain3e7a9992023-01-12 18:19:50 +0100271static int mxc_serial_stop(void)
272{
273 _mxc_serial_flush(mxc_base);
274
275 return 0;
276}
277
Marek Vasut64c60552012-09-14 22:37:43 +0200278static struct serial_device mxc_serial_drv = {
279 .name = "mxc_serial",
280 .start = mxc_serial_init,
Loic Poulain3e7a9992023-01-12 18:19:50 +0100281 .stop = mxc_serial_stop,
Marek Vasut64c60552012-09-14 22:37:43 +0200282 .setbrg = mxc_serial_setbrg,
283 .putc = mxc_serial_putc,
Marek Vasutd9c64492012-10-06 14:07:02 +0000284 .puts = default_serial_puts,
Marek Vasut64c60552012-09-14 22:37:43 +0200285 .getc = mxc_serial_getc,
286 .tstc = mxc_serial_tstc,
287};
288
289void mxc_serial_initialize(void)
290{
291 serial_register(&mxc_serial_drv);
292}
293
294__weak struct serial_device *default_serial_console(void)
295{
296 return &mxc_serial_drv;
297}
Simon Glass8bc85192014-10-01 19:57:27 -0600298#endif
299
Adam Fordfd5fc9e2019-02-19 22:07:22 -0600300#if CONFIG_IS_ENABLED(DM_SERIAL)
Simon Glass8bc85192014-10-01 19:57:27 -0600301
Simon Glass8bc85192014-10-01 19:57:27 -0600302int mxc_serial_setbrg(struct udevice *dev, int baudrate)
303{
Simon Glass95588622020-12-22 19:30:28 -0700304 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glass8bc85192014-10-01 19:57:27 -0600305 u32 clk = imx_get_uartclk();
Stefan Agner07b3f332016-07-13 00:25:35 -0700306
Jagan Teki9df89922017-06-06 05:31:49 +0000307 _mxc_serial_setbrg(plat->reg, clk, baudrate, plat->use_dte);
Simon Glass8bc85192014-10-01 19:57:27 -0600308
309 return 0;
310}
311
312static int mxc_serial_probe(struct udevice *dev)
313{
Simon Glass95588622020-12-22 19:30:28 -0700314 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glass8bc85192014-10-01 19:57:27 -0600315
Max Krummenacher45d67232019-02-01 16:04:50 +0100316 _mxc_serial_init(plat->reg, plat->use_dte);
Simon Glass8bc85192014-10-01 19:57:27 -0600317
318 return 0;
319}
320
321static int mxc_serial_getc(struct udevice *dev)
322{
Simon Glass95588622020-12-22 19:30:28 -0700323 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glass8bc85192014-10-01 19:57:27 -0600324 struct mxc_uart *const uart = plat->reg;
325
326 if (readl(&uart->ts) & UTS_RXEMPTY)
327 return -EAGAIN;
328
329 return readl(&uart->rxd) & URXD_RX_DATA;
330}
331
332static int mxc_serial_putc(struct udevice *dev, const char ch)
333{
Simon Glass95588622020-12-22 19:30:28 -0700334 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glass8bc85192014-10-01 19:57:27 -0600335 struct mxc_uart *const uart = plat->reg;
336
Loic Poulainf1d96692023-01-12 18:19:51 +0100337 if (readl(&uart->ts) & UTS_TXFULL)
Simon Glass8bc85192014-10-01 19:57:27 -0600338 return -EAGAIN;
339
340 writel(ch, &uart->txd);
341
342 return 0;
343}
344
345static int mxc_serial_pending(struct udevice *dev, bool input)
346{
Simon Glass95588622020-12-22 19:30:28 -0700347 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glass8bc85192014-10-01 19:57:27 -0600348 struct mxc_uart *const uart = plat->reg;
349 uint32_t sr2 = readl(&uart->sr2);
350
351 if (input)
352 return sr2 & USR2_RDR ? 1 : 0;
353 else
354 return sr2 & USR2_TXDC ? 0 : 1;
355}
356
357static const struct dm_serial_ops mxc_serial_ops = {
358 .putc = mxc_serial_putc,
359 .pending = mxc_serial_pending,
360 .getc = mxc_serial_getc,
361 .setbrg = mxc_serial_setbrg,
362};
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700363
364#if CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassaad29ae2020-12-03 16:55:21 -0700365static int mxc_serial_of_to_plat(struct udevice *dev)
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700366{
Simon Glass95588622020-12-22 19:30:28 -0700367 struct mxc_serial_plat *plat = dev_get_plat(dev);
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700368 fdt_addr_t addr;
369
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900370 addr = dev_read_addr(dev);
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700371 if (addr == FDT_ADDR_T_NONE)
372 return -EINVAL;
373
374 plat->reg = (struct mxc_uart *)addr;
375
Simon Glassdd79d6e2017-01-17 16:52:55 -0700376 plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700377 "fsl,dte-mode");
378 return 0;
379}
380
381static const struct udevice_id mxc_serial_ids[] = {
Lukasz Majewski9ac180e2019-07-09 17:00:05 +0200382 { .compatible = "fsl,imx21-uart" },
383 { .compatible = "fsl,imx53-uart" },
Marek Vasut668caf92019-05-17 21:56:40 +0200384 { .compatible = "fsl,imx6sx-uart" },
Sébastien Szymanskie3b8d392017-03-07 14:33:24 +0100385 { .compatible = "fsl,imx6ul-uart" },
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700386 { .compatible = "fsl,imx7d-uart" },
Bernhard Messerklinger822cab32018-09-03 10:17:35 +0200387 { .compatible = "fsl,imx6q-uart" },
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700388 { }
389};
390#endif
Simon Glass8bc85192014-10-01 19:57:27 -0600391
392U_BOOT_DRIVER(serial_mxc) = {
393 .name = "serial_mxc",
394 .id = UCLASS_SERIAL,
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700395#if CONFIG_IS_ENABLED(OF_CONTROL)
396 .of_match = mxc_serial_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700397 .of_to_plat = mxc_serial_of_to_plat,
Simon Glassb75b15b2020-12-03 16:55:23 -0700398 .plat_auto = sizeof(struct mxc_serial_plat),
Stefan Agnera23ac7b2016-10-05 15:27:03 -0700399#endif
Simon Glass8bc85192014-10-01 19:57:27 -0600400 .probe = mxc_serial_probe,
401 .ops = &mxc_serial_ops,
402 .flags = DM_FLAG_PRE_RELOC,
403};
404#endif
Jagan Tekicf6db162017-06-06 05:31:51 +0000405
406#ifdef CONFIG_DEBUG_UART_MXC
407#include <debug_uart.h>
408
409static inline void _debug_uart_init(void)
410{
Pali Rohár8864b352022-05-27 22:15:24 +0200411 struct mxc_uart *base = (struct mxc_uart *)CONFIG_VAL(DEBUG_UART_BASE);
Jagan Tekicf6db162017-06-06 05:31:51 +0000412
Max Krummenacher45d67232019-02-01 16:04:50 +0100413 _mxc_serial_init(base, false);
Jagan Tekicf6db162017-06-06 05:31:51 +0000414 _mxc_serial_setbrg(base, CONFIG_DEBUG_UART_CLOCK,
415 CONFIG_BAUDRATE, false);
416}
417
418static inline void _debug_uart_putc(int ch)
419{
Pali Rohár8864b352022-05-27 22:15:24 +0200420 struct mxc_uart *base = (struct mxc_uart *)CONFIG_VAL(DEBUG_UART_BASE);
Jagan Tekicf6db162017-06-06 05:31:51 +0000421
422 while (!(readl(&base->ts) & UTS_TXEMPTY))
Stefan Roese80877fa2022-09-02 14:10:46 +0200423 schedule();
Jagan Tekicf6db162017-06-06 05:31:51 +0000424
425 writel(ch, &base->txd);
426}
427
428DEBUG_UART_FUNCS
429
430#endif