blob: 7cbbe65784a4bdbcb4df4ac9f2397f304fb1efbd [file] [log] [blame]
John Rigby9c146032010-01-25 23:12:56 -07001/*
2 * (C) Copyright 2009 DENX Software Engineering
3 * Author: John Rigby <jrigby@gmail.com>
4 *
5 * Based on mx27/generic.c:
6 * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
7 * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <div64.h>
27#include <netdev.h>
28#include <asm/io.h>
29#include <asm/arch/imx-regs.h>
Timo Ketola738fa8d2012-04-18 22:55:28 +000030#include <asm/arch/clock.h>
John Rigby9c146032010-01-25 23:12:56 -070031
Timo Ketola738fa8d2012-04-18 22:55:28 +000032#ifdef CONFIG_FSL_ESDHC
Benoît Thébaudeau95646052012-09-27 10:28:29 +000033#include <fsl_esdhc.h>
34
Timo Ketola738fa8d2012-04-18 22:55:28 +000035DECLARE_GLOBAL_DATA_PTR;
36#endif
37
John Rigby9c146032010-01-25 23:12:56 -070038/*
39 * get the system pll clock in Hz
40 *
41 * mfi + mfn / (mfd +1)
42 * f = 2 * f_ref * --------------------
43 * pd + 1
44 */
Fabio Estevamf231efb2011-10-13 05:34:59 +000045static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
John Rigby9c146032010-01-25 23:12:56 -070046{
47 unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
48 & CCM_PLL_MFI_MASK;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000049 int mfn = (pll >> CCM_PLL_MFN_SHIFT)
John Rigby9c146032010-01-25 23:12:56 -070050 & CCM_PLL_MFN_MASK;
51 unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
52 & CCM_PLL_MFD_MASK;
53 unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
54 & CCM_PLL_PD_MASK;
55
56 mfi = mfi <= 5 ? 5 : mfi;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000057 mfn = mfn >= 512 ? mfn - 1024 : mfn;
58 mfd += 1;
59 pd += 1;
John Rigby9c146032010-01-25 23:12:56 -070060
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000061 return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
62 mfd * pd);
John Rigby9c146032010-01-25 23:12:56 -070063}
64
Fabio Estevamf231efb2011-10-13 05:34:59 +000065static ulong imx_get_mpllclk(void)
John Rigby9c146032010-01-25 23:12:56 -070066{
67 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Benoît Thébaudeaud2dd29d2012-08-21 11:05:12 +000068 ulong fref = MXC_HCLK;
John Rigby9c146032010-01-25 23:12:56 -070069
Fabio Estevamf231efb2011-10-13 05:34:59 +000070 return imx_decode_pll(readl(&ccm->mpctl), fref);
John Rigby9c146032010-01-25 23:12:56 -070071}
72
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000073static ulong imx_get_armclk(void)
John Rigby9c146032010-01-25 23:12:56 -070074{
75 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000076 ulong cctl = readl(&ccm->cctl);
77 ulong fref = imx_get_mpllclk();
John Rigby9c146032010-01-25 23:12:56 -070078 ulong div;
79
80 if (cctl & CCM_CCTL_ARM_SRC)
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000081 fref = lldiv((u64) fref * 3, 4);
John Rigby9c146032010-01-25 23:12:56 -070082
83 div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
84 & CCM_CCTL_ARM_DIV_MASK) + 1;
85
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000086 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -070087}
88
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000089static ulong imx_get_ahbclk(void)
John Rigby9c146032010-01-25 23:12:56 -070090{
91 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000092 ulong cctl = readl(&ccm->cctl);
93 ulong fref = imx_get_armclk();
John Rigby9c146032010-01-25 23:12:56 -070094 ulong div;
95
96 div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
97 & CCM_CCTL_AHB_DIV_MASK) + 1;
98
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000099 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -0700100}
101
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +0000102static ulong imx_get_ipgclk(void)
103{
104 return imx_get_ahbclk() / 2;
105}
106
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +0000107static ulong imx_get_perclk(int clk)
John Rigby9c146032010-01-25 23:12:56 -0700108{
109 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +0000110 ulong fref = imx_get_ahbclk();
John Rigby9c146032010-01-25 23:12:56 -0700111 ulong div;
112
Fabio Estevamf231efb2011-10-13 05:34:59 +0000113 div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
114 div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
John Rigby9c146032010-01-25 23:12:56 -0700115
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +0000116 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -0700117}
118
Timo Ketola738fa8d2012-04-18 22:55:28 +0000119unsigned int mxc_get_clock(enum mxc_clock clk)
120{
121 if (clk >= MXC_CLK_NUM)
122 return -1;
123 switch (clk) {
124 case MXC_ARM_CLK:
125 return imx_get_armclk();
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +0000126 case MXC_AHB_CLK:
127 return imx_get_ahbclk();
128 case MXC_IPG_CLK:
129 case MXC_CSPI_CLK:
Timo Ketola738fa8d2012-04-18 22:55:28 +0000130 case MXC_FEC_CLK:
Benoît Thébaudeau88a23822012-09-27 10:27:44 +0000131 return imx_get_ipgclk();
Timo Ketola738fa8d2012-04-18 22:55:28 +0000132 default:
133 return imx_get_perclk(clk);
134 }
135}
136
Fabio Estevam51f23542011-09-02 05:38:54 +0000137u32 get_cpu_rev(void)
138{
139 u32 srev;
140 u32 system_rev = 0x25000;
141
142 /* read SREV register from IIM module */
143 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
144 srev = readl(&iim->iim_srev);
145
146 switch (srev) {
147 case 0x00:
148 system_rev |= CHIP_REV_1_0;
149 break;
150 case 0x01:
151 system_rev |= CHIP_REV_1_1;
152 break;
Eric Benardc47d73f2012-09-23 02:03:05 +0000153 case 0x02:
154 system_rev |= CHIP_REV_1_2;
155 break;
Fabio Estevam51f23542011-09-02 05:38:54 +0000156 default:
157 system_rev |= 0x8000;
158 break;
159 }
160
161 return system_rev;
162}
163
John Rigby9c146032010-01-25 23:12:56 -0700164#if defined(CONFIG_DISPLAY_CPUINFO)
Fabio Estevam4c6b02e2011-09-23 05:13:22 +0000165static char *get_reset_cause(void)
166{
167 /* read RCSR register from CCM module */
168 struct ccm_regs *ccm =
169 (struct ccm_regs *)IMX_CCM_BASE;
170
171 u32 cause = readl(&ccm->rcsr) & 0x0f;
172
173 if (cause == 0)
174 return "POR";
175 else if (cause == 1)
176 return "RST";
177 else if ((cause & 2) == 2)
178 return "WDOG";
179 else if ((cause & 4) == 4)
180 return "SW RESET";
181 else if ((cause & 8) == 8)
182 return "JTAG";
183 else
184 return "unknown reset";
185
186}
187
Fabio Estevamf231efb2011-10-13 05:34:59 +0000188int print_cpuinfo(void)
John Rigby9c146032010-01-25 23:12:56 -0700189{
190 char buf[32];
Fabio Estevam51f23542011-09-02 05:38:54 +0000191 u32 cpurev = get_cpu_rev();
John Rigby9c146032010-01-25 23:12:56 -0700192
Fabio Estevam9a423242011-09-02 05:38:55 +0000193 printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
Fabio Estevam51f23542011-09-02 05:38:54 +0000194 (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
195 ((cpurev & 0x8000) ? " unknown" : ""),
Fabio Estevamf231efb2011-10-13 05:34:59 +0000196 strmhz(buf, imx_get_armclk()));
Fabio Estevam9a423242011-09-02 05:38:55 +0000197 printf("Reset cause: %s\n\n", get_reset_cause());
John Rigby9c146032010-01-25 23:12:56 -0700198 return 0;
199}
200#endif
201
Benoît Thébaudeau463b6852012-08-14 03:17:33 +0000202void enable_caches(void)
203{
204#ifndef CONFIG_SYS_DCACHE_OFF
205 /* Enable D-cache. I-cache is already enabled in start.S */
206 dcache_enable();
207#endif
208}
209
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000210#if defined(CONFIG_FEC_MXC)
211/*
212 * Initializes on-chip ethernet controllers.
213 * to override, implement board_eth_init()
214 */
Fabio Estevamf231efb2011-10-13 05:34:59 +0000215int cpu_eth_init(bd_t *bis)
John Rigby9c146032010-01-25 23:12:56 -0700216{
John Rigby9c146032010-01-25 23:12:56 -0700217 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
218 ulong val;
219
Fabio Estevamf231efb2011-10-13 05:34:59 +0000220 val = readl(&ccm->cgr0);
John Rigby9c146032010-01-25 23:12:56 -0700221 val |= (1 << 23);
Fabio Estevamf231efb2011-10-13 05:34:59 +0000222 writel(val, &ccm->cgr0);
223 return fecmxc_initialize(bis);
Timo Ketola738fa8d2012-04-18 22:55:28 +0000224}
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000225#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000226
227int get_clocks(void)
228{
229#ifdef CONFIG_FSL_ESDHC
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000230#if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
Simon Glass9e247d12012-12-13 20:49:05 +0000231 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000232#else
Simon Glass9e247d12012-12-13 20:49:05 +0000233 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000234#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000235#endif
236 return 0;
John Rigby9c146032010-01-25 23:12:56 -0700237}
238
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000239#ifdef CONFIG_FSL_ESDHC
John Rigby9c146032010-01-25 23:12:56 -0700240/*
241 * Initializes on-chip MMC controllers.
242 * to override, implement board_mmc_init()
243 */
Fabio Estevamf231efb2011-10-13 05:34:59 +0000244int cpu_mmc_init(bd_t *bis)
John Rigby9c146032010-01-25 23:12:56 -0700245{
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000246 return fsl_esdhc_mmc_init(bis);
John Rigby9c146032010-01-25 23:12:56 -0700247}
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000248#endif
John Rigby9c146032010-01-25 23:12:56 -0700249
John Rigby9c146032010-01-25 23:12:56 -0700250#ifdef CONFIG_FEC_MXC
Fabio Estevam04fc1282011-12-20 05:46:31 +0000251void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
Liu Hui-R643434df66192010-11-18 23:45:55 +0000252{
253 int i;
254 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
255 struct fuse_bank *bank = &iim->bank[0];
256 struct fuse_bank0_regs *fuse =
257 (struct fuse_bank0_regs *)bank->fuse_regs;
258
259 for (i = 0; i < 6; i++)
260 mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
261}
John Rigby9c146032010-01-25 23:12:56 -0700262#endif /* CONFIG_FEC_MXC */