John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2009 DENX Software Engineering |
| 3 | * Author: John Rigby <jrigby@gmail.com> |
| 4 | * |
| 5 | * Based on mx27/generic.c: |
| 6 | * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org> |
| 7 | * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
| 25 | #include <common.h> |
| 26 | #include <div64.h> |
| 27 | #include <netdev.h> |
| 28 | #include <asm/io.h> |
| 29 | #include <asm/arch/imx-regs.h> |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 30 | #include <asm/arch/clock.h> |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 31 | |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 32 | #ifdef CONFIG_FSL_ESDHC |
Benoît Thébaudeau | 9564605 | 2012-09-27 10:28:29 +0000 | [diff] [blame] | 33 | #include <fsl_esdhc.h> |
| 34 | |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | #endif |
| 37 | |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 38 | /* |
| 39 | * get the system pll clock in Hz |
| 40 | * |
| 41 | * mfi + mfn / (mfd +1) |
| 42 | * f = 2 * f_ref * -------------------- |
| 43 | * pd + 1 |
| 44 | */ |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 45 | static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 46 | { |
| 47 | unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT) |
| 48 | & CCM_PLL_MFI_MASK; |
Benoît Thébaudeau | aa1cf2f | 2012-09-27 10:26:54 +0000 | [diff] [blame] | 49 | int mfn = (pll >> CCM_PLL_MFN_SHIFT) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 50 | & CCM_PLL_MFN_MASK; |
| 51 | unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT) |
| 52 | & CCM_PLL_MFD_MASK; |
| 53 | unsigned int pd = (pll >> CCM_PLL_PD_SHIFT) |
| 54 | & CCM_PLL_PD_MASK; |
| 55 | |
| 56 | mfi = mfi <= 5 ? 5 : mfi; |
Benoît Thébaudeau | aa1cf2f | 2012-09-27 10:26:54 +0000 | [diff] [blame] | 57 | mfn = mfn >= 512 ? mfn - 1024 : mfn; |
| 58 | mfd += 1; |
| 59 | pd += 1; |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 60 | |
Benoît Thébaudeau | aa1cf2f | 2012-09-27 10:26:54 +0000 | [diff] [blame] | 61 | return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn), |
| 62 | mfd * pd); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 63 | } |
| 64 | |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 65 | static ulong imx_get_mpllclk(void) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 66 | { |
| 67 | struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE; |
Benoît Thébaudeau | d2dd29d | 2012-08-21 11:05:12 +0000 | [diff] [blame] | 68 | ulong fref = MXC_HCLK; |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 69 | |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 70 | return imx_decode_pll(readl(&ccm->mpctl), fref); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 71 | } |
| 72 | |
Benoît Thébaudeau | b3ab139 | 2012-09-27 10:27:57 +0000 | [diff] [blame] | 73 | static ulong imx_get_armclk(void) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 74 | { |
| 75 | struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE; |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 76 | ulong cctl = readl(&ccm->cctl); |
| 77 | ulong fref = imx_get_mpllclk(); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 78 | ulong div; |
| 79 | |
| 80 | if (cctl & CCM_CCTL_ARM_SRC) |
Benoît Thébaudeau | 48bffe0 | 2012-09-27 10:27:14 +0000 | [diff] [blame] | 81 | fref = lldiv((u64) fref * 3, 4); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 82 | |
| 83 | div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT) |
| 84 | & CCM_CCTL_ARM_DIV_MASK) + 1; |
| 85 | |
Benoît Thébaudeau | 48bffe0 | 2012-09-27 10:27:14 +0000 | [diff] [blame] | 86 | return fref / div; |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 87 | } |
| 88 | |
Benoît Thébaudeau | b3ab139 | 2012-09-27 10:27:57 +0000 | [diff] [blame] | 89 | static ulong imx_get_ahbclk(void) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 90 | { |
| 91 | struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE; |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 92 | ulong cctl = readl(&ccm->cctl); |
| 93 | ulong fref = imx_get_armclk(); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 94 | ulong div; |
| 95 | |
| 96 | div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT) |
| 97 | & CCM_CCTL_AHB_DIV_MASK) + 1; |
| 98 | |
Benoît Thébaudeau | 48bffe0 | 2012-09-27 10:27:14 +0000 | [diff] [blame] | 99 | return fref / div; |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 100 | } |
| 101 | |
Benoît Thébaudeau | 05dd78f | 2012-09-27 10:27:28 +0000 | [diff] [blame] | 102 | static ulong imx_get_ipgclk(void) |
| 103 | { |
| 104 | return imx_get_ahbclk() / 2; |
| 105 | } |
| 106 | |
Benoît Thébaudeau | b3ab139 | 2012-09-27 10:27:57 +0000 | [diff] [blame] | 107 | static ulong imx_get_perclk(int clk) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 108 | { |
| 109 | struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE; |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 110 | ulong fref = imx_get_ahbclk(); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 111 | ulong div; |
| 112 | |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 113 | div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]); |
| 114 | div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1; |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 115 | |
Benoît Thébaudeau | 48bffe0 | 2012-09-27 10:27:14 +0000 | [diff] [blame] | 116 | return fref / div; |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 117 | } |
| 118 | |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 119 | unsigned int mxc_get_clock(enum mxc_clock clk) |
| 120 | { |
| 121 | if (clk >= MXC_CLK_NUM) |
| 122 | return -1; |
| 123 | switch (clk) { |
| 124 | case MXC_ARM_CLK: |
| 125 | return imx_get_armclk(); |
Benoît Thébaudeau | 05dd78f | 2012-09-27 10:27:28 +0000 | [diff] [blame] | 126 | case MXC_AHB_CLK: |
| 127 | return imx_get_ahbclk(); |
| 128 | case MXC_IPG_CLK: |
| 129 | case MXC_CSPI_CLK: |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 130 | case MXC_FEC_CLK: |
Benoît Thébaudeau | 88a2382 | 2012-09-27 10:27:44 +0000 | [diff] [blame] | 131 | return imx_get_ipgclk(); |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 132 | default: |
| 133 | return imx_get_perclk(clk); |
| 134 | } |
| 135 | } |
| 136 | |
Fabio Estevam | 51f2354 | 2011-09-02 05:38:54 +0000 | [diff] [blame] | 137 | u32 get_cpu_rev(void) |
| 138 | { |
| 139 | u32 srev; |
| 140 | u32 system_rev = 0x25000; |
| 141 | |
| 142 | /* read SREV register from IIM module */ |
| 143 | struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE; |
| 144 | srev = readl(&iim->iim_srev); |
| 145 | |
| 146 | switch (srev) { |
| 147 | case 0x00: |
| 148 | system_rev |= CHIP_REV_1_0; |
| 149 | break; |
| 150 | case 0x01: |
| 151 | system_rev |= CHIP_REV_1_1; |
| 152 | break; |
Eric Benard | c47d73f | 2012-09-23 02:03:05 +0000 | [diff] [blame] | 153 | case 0x02: |
| 154 | system_rev |= CHIP_REV_1_2; |
| 155 | break; |
Fabio Estevam | 51f2354 | 2011-09-02 05:38:54 +0000 | [diff] [blame] | 156 | default: |
| 157 | system_rev |= 0x8000; |
| 158 | break; |
| 159 | } |
| 160 | |
| 161 | return system_rev; |
| 162 | } |
| 163 | |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 164 | #if defined(CONFIG_DISPLAY_CPUINFO) |
Fabio Estevam | 4c6b02e | 2011-09-23 05:13:22 +0000 | [diff] [blame] | 165 | static char *get_reset_cause(void) |
| 166 | { |
| 167 | /* read RCSR register from CCM module */ |
| 168 | struct ccm_regs *ccm = |
| 169 | (struct ccm_regs *)IMX_CCM_BASE; |
| 170 | |
| 171 | u32 cause = readl(&ccm->rcsr) & 0x0f; |
| 172 | |
| 173 | if (cause == 0) |
| 174 | return "POR"; |
| 175 | else if (cause == 1) |
| 176 | return "RST"; |
| 177 | else if ((cause & 2) == 2) |
| 178 | return "WDOG"; |
| 179 | else if ((cause & 4) == 4) |
| 180 | return "SW RESET"; |
| 181 | else if ((cause & 8) == 8) |
| 182 | return "JTAG"; |
| 183 | else |
| 184 | return "unknown reset"; |
| 185 | |
| 186 | } |
| 187 | |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 188 | int print_cpuinfo(void) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 189 | { |
| 190 | char buf[32]; |
Fabio Estevam | 51f2354 | 2011-09-02 05:38:54 +0000 | [diff] [blame] | 191 | u32 cpurev = get_cpu_rev(); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 192 | |
Fabio Estevam | 9a42324 | 2011-09-02 05:38:55 +0000 | [diff] [blame] | 193 | printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n", |
Fabio Estevam | 51f2354 | 2011-09-02 05:38:54 +0000 | [diff] [blame] | 194 | (cpurev & 0xF0) >> 4, (cpurev & 0x0F), |
| 195 | ((cpurev & 0x8000) ? " unknown" : ""), |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 196 | strmhz(buf, imx_get_armclk())); |
Fabio Estevam | 9a42324 | 2011-09-02 05:38:55 +0000 | [diff] [blame] | 197 | printf("Reset cause: %s\n\n", get_reset_cause()); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 198 | return 0; |
| 199 | } |
| 200 | #endif |
| 201 | |
Benoît Thébaudeau | 463b685 | 2012-08-14 03:17:33 +0000 | [diff] [blame] | 202 | void enable_caches(void) |
| 203 | { |
| 204 | #ifndef CONFIG_SYS_DCACHE_OFF |
| 205 | /* Enable D-cache. I-cache is already enabled in start.S */ |
| 206 | dcache_enable(); |
| 207 | #endif |
| 208 | } |
| 209 | |
Benoît Thébaudeau | 6991d6a | 2012-09-27 10:28:09 +0000 | [diff] [blame] | 210 | #if defined(CONFIG_FEC_MXC) |
| 211 | /* |
| 212 | * Initializes on-chip ethernet controllers. |
| 213 | * to override, implement board_eth_init() |
| 214 | */ |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 215 | int cpu_eth_init(bd_t *bis) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 216 | { |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 217 | struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE; |
| 218 | ulong val; |
| 219 | |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 220 | val = readl(&ccm->cgr0); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 221 | val |= (1 << 23); |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 222 | writel(val, &ccm->cgr0); |
| 223 | return fecmxc_initialize(bis); |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 224 | } |
Benoît Thébaudeau | 6991d6a | 2012-09-27 10:28:09 +0000 | [diff] [blame] | 225 | #endif |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 226 | |
| 227 | int get_clocks(void) |
| 228 | { |
| 229 | #ifdef CONFIG_FSL_ESDHC |
Benoît Thébaudeau | 9564605 | 2012-09-27 10:28:29 +0000 | [diff] [blame] | 230 | #if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 231 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); |
Benoît Thébaudeau | 9564605 | 2012-09-27 10:28:29 +0000 | [diff] [blame] | 232 | #else |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 233 | gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK); |
Benoît Thébaudeau | 9564605 | 2012-09-27 10:28:29 +0000 | [diff] [blame] | 234 | #endif |
Timo Ketola | 738fa8d | 2012-04-18 22:55:28 +0000 | [diff] [blame] | 235 | #endif |
| 236 | return 0; |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 237 | } |
| 238 | |
Benoît Thébaudeau | 9564605 | 2012-09-27 10:28:29 +0000 | [diff] [blame] | 239 | #ifdef CONFIG_FSL_ESDHC |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 240 | /* |
| 241 | * Initializes on-chip MMC controllers. |
| 242 | * to override, implement board_mmc_init() |
| 243 | */ |
Fabio Estevam | f231efb | 2011-10-13 05:34:59 +0000 | [diff] [blame] | 244 | int cpu_mmc_init(bd_t *bis) |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 245 | { |
Benoît Thébaudeau | 9564605 | 2012-09-27 10:28:29 +0000 | [diff] [blame] | 246 | return fsl_esdhc_mmc_init(bis); |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 247 | } |
Benoît Thébaudeau | 9564605 | 2012-09-27 10:28:29 +0000 | [diff] [blame] | 248 | #endif |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 249 | |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 250 | #ifdef CONFIG_FEC_MXC |
Fabio Estevam | 04fc128 | 2011-12-20 05:46:31 +0000 | [diff] [blame] | 251 | void imx_get_mac_from_fuse(int dev_id, unsigned char *mac) |
Liu Hui-R64343 | 4df6619 | 2010-11-18 23:45:55 +0000 | [diff] [blame] | 252 | { |
| 253 | int i; |
| 254 | struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE; |
| 255 | struct fuse_bank *bank = &iim->bank[0]; |
| 256 | struct fuse_bank0_regs *fuse = |
| 257 | (struct fuse_bank0_regs *)bank->fuse_regs; |
| 258 | |
| 259 | for (i = 0; i < 6; i++) |
| 260 | mac[i] = readl(&fuse->mac_addr[i]) & 0xff; |
| 261 | } |
John Rigby | 9c14603 | 2010-01-25 23:12:56 -0700 | [diff] [blame] | 262 | #endif /* CONFIG_FEC_MXC */ |