blob: 858f74e5cf0bcb137ece5bb3152ac9864e1e4c56 [file] [log] [blame]
wdenk4989f872004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
8 *
9 * (C) Copyright 2003
10 * Texas Instruments, <www.ti.com>
11 * Kshitij Gupta <Kshitij@ti.com>
12 *
13 * (C) Copyright 2004
14 * ARM Ltd.
15 * Philippe Robin, <philippe.robin@arm.com>
16 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020017 * SPDX-License-Identifier: GPL-2.0+
wdenk4989f872004-03-14 15:06:13 +000018 */
19
20#include <common.h>
Simon Glass11c89f32017-05-17 17:18:03 -060021#include <dm.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070022#include <netdev.h>
Linus Walleijaa371bc2011-11-09 06:14:40 +000023#include <asm/io.h>
Linus Walleij616d9a02015-07-27 11:22:48 +020024#include <dm/platform_data/serial_pl01x.h>
Linus Walleij4c08ac02011-11-09 06:15:59 +000025#include "arm-ebi.h"
Linus Walleij6f716fe2011-11-09 06:16:37 +000026#include "integrator-sc.h"
Simon Glass0ffb9d62017-05-31 19:47:48 -060027#include <asm/mach-types.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070028
Wolfgang Denk6405a152006-03-31 18:32:53 +020029DECLARE_GLOBAL_DATA_PTR;
30
Linus Walleij616d9a02015-07-27 11:22:48 +020031static const struct pl01x_serial_platdata serial_platdata = {
32 .base = 0x16000000,
33#ifdef CONFIG_ARCH_CINTEGRATOR
34 .type = TYPE_PL011,
35 .clock = 14745600,
36#else
37 .type = TYPE_PL010,
38 .clock = 0, /* Not used for PL010 */
39#endif
40};
41
42U_BOOT_DEVICE(integrator_serials) = {
43 .name = "serial_pl01x",
44 .platdata = &serial_platdata,
45};
46
wdenk4989f872004-03-14 15:06:13 +000047void peripheral_power_enable (void);
48
49#if defined(CONFIG_SHOW_BOOT_PROGRESS)
50void show_boot_progress(int progress)
51{
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020052 printf("Boot reached stage %d\n", progress);
wdenk4989f872004-03-14 15:06:13 +000053}
54#endif
55
56#define COMP_MODE_ENABLE ((unsigned int)0x0000EAEF)
57
wdenk4989f872004-03-14 15:06:13 +000058/*
59 * Miscellaneous platform dependent initialisations
60 */
61
62int board_init (void)
63{
Linus Walleij4c08ac02011-11-09 06:15:59 +000064 u32 val;
65
wdenk4989f872004-03-14 15:06:13 +000066 /* arch number of Integrator Board */
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020067#ifdef CONFIG_ARCH_CINTEGRATOR
68 gd->bd->bi_arch_number = MACH_TYPE_CINTEGRATOR;
69#else
wdenk767fbd42004-10-10 18:41:04 +000070 gd->bd->bi_arch_number = MACH_TYPE_INTEGRATOR;
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020071#endif
wdenk4989f872004-03-14 15:06:13 +000072
73 /* adress of boot parameters */
74 gd->bd->bi_boot_params = 0x00000100;
75
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020076#ifdef CONFIG_CM_REMAP
77extern void cm_remap(void);
78 cm_remap(); /* remaps writeable memory to 0x00000000 */
79#endif
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020080
Linus Walleij6f716fe2011-11-09 06:16:37 +000081#ifdef CONFIG_ARCH_CINTEGRATOR
82 /*
83 * Flash protection on the Integrator/CP is in a simple register
84 */
85 val = readl(CP_FLASHPROG);
86 val |= (CP_FLASHPROG_FLVPPEN | CP_FLASHPROG_FLWREN);
87 writel(val, CP_FLASHPROG);
88#else
Linus Walleij4c08ac02011-11-09 06:15:59 +000089 /*
Linus Walleij6f716fe2011-11-09 06:16:37 +000090 * The Integrator/AP has some special protection mechanisms
91 * for the external memories, first the External Bus Interface (EBI)
92 * then the system controller (SC).
93 *
Linus Walleij4c08ac02011-11-09 06:15:59 +000094 * The system comes up with the flash memory non-writable and
95 * configuration locked. If we want U-Boot to be used for flash
96 * access we cannot have the flash memory locked.
97 */
98 writel(EBI_UNLOCK_MAGIC, EBI_BASE + EBI_LOCK_REG);
99 val = readl(EBI_BASE + EBI_CSR1_REG);
100 val &= EBI_CSR_WREN_MASK;
101 val |= EBI_CSR_WREN_ENABLE;
102 writel(val, EBI_BASE + EBI_CSR1_REG);
103 writel(0, EBI_BASE + EBI_LOCK_REG);
104
Linus Walleij6f716fe2011-11-09 06:16:37 +0000105 /*
106 * Set up the system controller to remove write protection from
107 * the flash memory and enable Vpp
108 */
109 writel(SC_CTRL_FLASHVPP | SC_CTRL_FLASHWP, SC_CTRLS);
110#endif
111
wdenk4989f872004-03-14 15:06:13 +0000112 icache_enable ();
113
wdenk4989f872004-03-14 15:06:13 +0000114 return 0;
115}
116
wdenk4989f872004-03-14 15:06:13 +0000117int misc_init_r (void)
118{
Simon Glass6a38e412017-08-03 12:22:09 -0600119 env_set("verify", "n");
wdenk4989f872004-03-14 15:06:13 +0000120 return (0);
121}
122
Linus Walleijfd042602011-10-23 21:02:03 +0000123/*
124 * The Integrator remaps the Flash memory to 0x00000000 and executes U-Boot
125 * from there, which means we cannot test the RAM underneath the ROM at this
126 * point. It will be unmapped later on, when we are executing from the
127 * relocated in RAM U-Boot. We simply assume that this RAM is usable if the
128 * RAM on higher addresses works fine.
129 */
130#define REMAPPED_FLASH_SZ 0x40000
131
wdenk4989f872004-03-14 15:06:13 +0000132int dram_init (void)
133{
Linus Walleijdf7645d2011-07-25 01:50:08 +0000134 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200135#ifdef CONFIG_CM_SPD_DETECT
136 {
137extern void dram_query(void);
Linus Walleijaa371bc2011-11-09 06:14:40 +0000138 u32 cm_reg_sdram;
139 u32 sdram_shift;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200140
141 dram_query(); /* Assembler accesses to CM registers */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200142 /* Queries the SPD values */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200143
144 /* Obtain the SDRAM size from the CM SDRAM register */
145
Linus Walleijaa371bc2011-11-09 06:14:40 +0000146 cm_reg_sdram = readl(CM_BASE + OS_SDRAM);
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200147 /* Register SDRAM size
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200148 *
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200149 * 0xXXXXXXbbb000bb 16 MB
150 * 0xXXXXXXbbb001bb 32 MB
151 * 0xXXXXXXbbb010bb 64 MB
152 * 0xXXXXXXbbb011bb 128 MB
153 * 0xXXXXXXbbb100bb 256 MB
154 *
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200155 */
Linus Walleijaa371bc2011-11-09 06:14:40 +0000156 sdram_shift = ((cm_reg_sdram & 0x0000001C)/4)%4;
Linus Walleijfd042602011-10-23 21:02:03 +0000157 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
158 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000159 0x01000000 << sdram_shift);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200160 }
Linus Walleijdf7645d2011-07-25 01:50:08 +0000161#else
Linus Walleijfd042602011-10-23 21:02:03 +0000162 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
163 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000164 PHYS_SDRAM_1_SIZE);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200165#endif /* CM_SPD_DETECT */
Linus Walleijfd042602011-10-23 21:02:03 +0000166 /* We only have one bank of RAM, set it to whatever was detected */
167 gd->bd->bi_dram[0].size = gd->ram_size;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200168
wdenk4989f872004-03-14 15:06:13 +0000169 return 0;
170}
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200171
Ben Warren0fd6aae2009-10-04 22:37:03 -0700172#ifdef CONFIG_CMD_NET
Ben Warren052a5ea2008-08-31 20:37:00 -0700173int board_eth_init(bd_t *bis)
174{
Ben Warren0fd6aae2009-10-04 22:37:03 -0700175 int rc = 0;
176#ifdef CONFIG_SMC91111
177 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
178#endif
Ben Warren0fd6aae2009-10-04 22:37:03 -0700179 rc += pci_eth_init(bis);
Ben Warren0fd6aae2009-10-04 22:37:03 -0700180 return rc;
Ben Warren052a5ea2008-08-31 20:37:00 -0700181}
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +0200182#endif