blob: ac9e5ae5b2f249d9e868d02ecac6d923892d66f4 [file] [log] [blame]
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001/*
2 * (C) Copyright 2006
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02006 */
7
8#ifndef __YUCCA_H_
9#define __YUCCA_H_
10
11#ifdef __cplusplus
12extern "C" {
13#endif
14
15/*----------------------------------------------------------------------------+
16| Defines
17+----------------------------------------------------------------------------*/
18
19#define TMR_FREQ_EXT 25000000
20#define BOARD_UART_CLOCK 11059200
21
22#define BOARD_OPTION_SELECTED 1
23#define BOARD_OPTION_NOT_SELECTED 0
24
25#define ENGINEERING_CLOCK_CHECKING "clk_chk"
26#define ENGINEERING_EXTERNAL_CLOCK "ext_clk"
27
28#define ENGINEERING_CLOCK_CHECKING_DATA 1
29#define ENGINEERING_EXTERNAL_CLOCK_DATA 2
30
31/* ethernet definition */
32#define MAX_ENETMODE_PARM 3
33#define ENETMODE_NEG 0
34#define ENETMODE_SPEED 1
35#define ENETMODE_DUPLEX 2
36
37#define ENETMODE_AUTONEG 0
38#define ENETMODE_NO_AUTONEG 1
39#define ENETMODE_10 2
40#define ENETMODE_100 3
41#define ENETMODE_1000 4
42#define ENETMODE_HALF 5
43#define ENETMODE_FULL 6
44
45#define NUM_TLB_ENTRIES 64
46
Stefan Roese55419b12006-08-29 08:04:32 +020047/* MICRON SPD JEDEC ID Code (first byte) - SPD data byte [64] */
48#define MICRON_SPD_JEDEC_ID 0x2c
49
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020050/*----------------------------------------------------------------------------+
51| TLB specific defines.
52+----------------------------------------------------------------------------*/
53#define TLB_256MB_ALIGN_MASK 0xF0000000
54#define TLB_16MB_ALIGN_MASK 0xFF000000
55#define TLB_1MB_ALIGN_MASK 0xFFF00000
56#define TLB_256KB_ALIGN_MASK 0xFFFC0000
57#define TLB_64KB_ALIGN_MASK 0xFFFF0000
58#define TLB_16KB_ALIGN_MASK 0xFFFFC000
59#define TLB_4KB_ALIGN_MASK 0xFFFFF000
60#define TLB_1KB_ALIGN_MASK 0xFFFFFC00
61#define TLB_256MB_SIZE 0x10000000
62#define TLB_16MB_SIZE 0x01000000
63#define TLB_1MB_SIZE 0x00100000
64#define TLB_256KB_SIZE 0x00040000
65#define TLB_64KB_SIZE 0x00010000
66#define TLB_16KB_SIZE 0x00004000
67#define TLB_4KB_SIZE 0x00001000
68#define TLB_1KB_SIZE 0x00000400
69
70#define TLB_WORD0_EPN_MASK 0xFFFFFC00
71#define TLB_WORD0_EPN_ENCODE(n) (((unsigned long)(n))&0xFFFFFC00)
72#define TLB_WORD0_EPN_DECODE(n) (((unsigned long)(n))&0xFFFFFC00)
73#define TLB_WORD0_V_MASK 0x00000200
74#define TLB_WORD0_V_ENABLE 0x00000200
75#define TLB_WORD0_V_DISABLE 0x00000000
76#define TLB_WORD0_TS_MASK 0x00000100
77#define TLB_WORD0_TS_1 0x00000100
78#define TLB_WORD0_TS_0 0x00000000
79#define TLB_WORD0_SIZE_MASK 0x000000F0
80#define TLB_WORD0_SIZE_1KB 0x00000000
81#define TLB_WORD0_SIZE_4KB 0x00000010
82#define TLB_WORD0_SIZE_16KB 0x00000020
83#define TLB_WORD0_SIZE_64KB 0x00000030
84#define TLB_WORD0_SIZE_256KB 0x00000040
85#define TLB_WORD0_SIZE_1MB 0x00000050
86#define TLB_WORD0_SIZE_16MB 0x00000070
87#define TLB_WORD0_SIZE_256MB 0x00000090
88#define TLB_WORD0_TPAR_MASK 0x0000000F
89#define TLB_WORD0_TPAR_ENCODE(n) ((((unsigned long)(n))&0x0F)<<0)
90#define TLB_WORD0_TPAR_DECODE(n) ((((unsigned long)(n))>>0)&0x0F)
91
92#define TLB_WORD1_RPN_MASK 0xFFFFFC00
93#define TLB_WORD1_RPN_ENCODE(n) (((unsigned long)(n))&0xFFFFFC00)
94#define TLB_WORD1_RPN_DECODE(n) (((unsigned long)(n))&0xFFFFFC00)
95#define TLB_WORD1_PAR1_MASK 0x00000300
96#define TLB_WORD1_PAR1_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
97#define TLB_WORD1_PAR1_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
98#define TLB_WORD1_PAR1_0 0x00000000
99#define TLB_WORD1_PAR1_1 0x00000100
100#define TLB_WORD1_PAR1_2 0x00000200
101#define TLB_WORD1_PAR1_3 0x00000300
102#define TLB_WORD1_ERPN_MASK 0x0000000F
103#define TLB_WORD1_ERPN_ENCODE(n) ((((unsigned long)(n))&0x0F)<<0)
104#define TLB_WORD1_ERPN_DECODE(n) ((((unsigned long)(n))>>0)&0x0F)
105
106#define TLB_WORD2_PAR2_MASK 0xC0000000
107#define TLB_WORD2_PAR2_ENCODE(n) ((((unsigned long)(n))&0x03)<<30)
108#define TLB_WORD2_PAR2_DECODE(n) ((((unsigned long)(n))>>30)&0x03)
109#define TLB_WORD2_PAR2_0 0x00000000
110#define TLB_WORD2_PAR2_1 0x40000000
111#define TLB_WORD2_PAR2_2 0x80000000
112#define TLB_WORD2_PAR2_3 0xC0000000
113#define TLB_WORD2_U0_MASK 0x00008000
114#define TLB_WORD2_U0_ENABLE 0x00008000
115#define TLB_WORD2_U0_DISABLE 0x00000000
116#define TLB_WORD2_U1_MASK 0x00004000
117#define TLB_WORD2_U1_ENABLE 0x00004000
118#define TLB_WORD2_U1_DISABLE 0x00000000
119#define TLB_WORD2_U2_MASK 0x00002000
120#define TLB_WORD2_U2_ENABLE 0x00002000
121#define TLB_WORD2_U2_DISABLE 0x00000000
122#define TLB_WORD2_U3_MASK 0x00001000
123#define TLB_WORD2_U3_ENABLE 0x00001000
124#define TLB_WORD2_U3_DISABLE 0x00000000
125#define TLB_WORD2_W_MASK 0x00000800
126#define TLB_WORD2_W_ENABLE 0x00000800
127#define TLB_WORD2_W_DISABLE 0x00000000
128#define TLB_WORD2_I_MASK 0x00000400
129#define TLB_WORD2_I_ENABLE 0x00000400
130#define TLB_WORD2_I_DISABLE 0x00000000
131#define TLB_WORD2_M_MASK 0x00000200
132#define TLB_WORD2_M_ENABLE 0x00000200
133#define TLB_WORD2_M_DISABLE 0x00000000
134#define TLB_WORD2_G_MASK 0x00000100
135#define TLB_WORD2_G_ENABLE 0x00000100
136#define TLB_WORD2_G_DISABLE 0x00000000
137#define TLB_WORD2_E_MASK 0x00000080
138#define TLB_WORD2_E_ENABLE 0x00000080
139#define TLB_WORD2_E_DISABLE 0x00000000
140#define TLB_WORD2_UX_MASK 0x00000020
141#define TLB_WORD2_UX_ENABLE 0x00000020
142#define TLB_WORD2_UX_DISABLE 0x00000000
143#define TLB_WORD2_UW_MASK 0x00000010
144#define TLB_WORD2_UW_ENABLE 0x00000010
145#define TLB_WORD2_UW_DISABLE 0x00000000
146#define TLB_WORD2_UR_MASK 0x00000008
147#define TLB_WORD2_UR_ENABLE 0x00000008
148#define TLB_WORD2_UR_DISABLE 0x00000000
149#define TLB_WORD2_SX_MASK 0x00000004
150#define TLB_WORD2_SX_ENABLE 0x00000004
151#define TLB_WORD2_SX_DISABLE 0x00000000
152#define TLB_WORD2_SW_MASK 0x00000002
153#define TLB_WORD2_SW_ENABLE 0x00000002
154#define TLB_WORD2_SW_DISABLE 0x00000000
155#define TLB_WORD2_SR_MASK 0x00000001
156#define TLB_WORD2_SR_ENABLE 0x00000001
157#define TLB_WORD2_SR_DISABLE 0x00000000
158
159/*----------------------------------------------------------------------------+
160| Board specific defines.
161+----------------------------------------------------------------------------*/
162#define NONCACHE_MEMORY_SIZE (64*1024)
163#define NONCACHE_AREA0_ENDOFFSET (64*1024)
164#define NONCACHE_AREA1_ENDOFFSET (32*1024)
165
166#define FLASH_SECTORSIZE 0x00010000
167
168/* SDRAM MICRON */
169#define SDRAM_MICRON 0x2C
170
171#define SDRAM_TRUE 1
172#define SDRAM_FALSE 0
173#define SDRAM_DDR1 1
174#define SDRAM_DDR2 2
175#define SDRAM_NONE 0
176#define MAXDIMMS 2 /* Changes le 12/01/05 pour 1.6 */
177#define MAXRANKS 4 /* Changes le 12/01/05 pour 1.6 */
178#define MAXBANKSPERDIMM 2
179#define MAXRANKSPERDIMM 2
180#define MAXBXCF 4 /* Changes le 12/01/05 pour 1.6 */
181#define MAXSDRAMMEMORY 0xFFFFFFFF /* 4GB */
182#define ERROR_STR_LENGTH 256
183#define MAX_SPD_BYTES 256 /* Max number of bytes on the DIMM's SPD EEPROM */
184
185/*----------------------------------------------------------------------------+
186| SDR Configuration registers
187+----------------------------------------------------------------------------*/
188/* Serial Device Strap Reg 0 */
189#define sdr_pstrp0 0x0040
190
191#define SDR0_SDSTP1_EBC_ROM_BS_MASK 0x00000080 /* EBC Boot bus width Mask */
192#define SDR0_SDSTP1_EBC_ROM_BS_16BIT 0x00000080 /* EBC 16 Bits */
193#define SDR0_SDSTP1_EBC_ROM_BS_8BIT 0x00000000 /* EBC 8 Bits */
194
195#define SDR0_SDSTP1_BOOT_SEL_MASK 0x00080000 /* Boot device Selection Mask */
196#define SDR0_SDSTP1_BOOT_SEL_EBC 0x00000000 /* EBC */
197#define SDR0_SDSTP1_BOOT_SEL_PCI 0x00080000 /* PCI */
198
199#define SDR0_SDSTP1_EBC_SIZE_MASK 0x00000060 /* Boot rom size Mask */
200#define SDR0_SDSTP1_BOOT_SIZE_16MB 0x00000060 /* 16 MB */
201#define SDR0_SDSTP1_BOOT_SIZE_8MB 0x00000040 /* 8 MB */
202#define SDR0_SDSTP1_BOOT_SIZE_4MB 0x00000020 /* 4 MB */
203#define SDR0_SDSTP1_BOOT_SIZE_2MB 0x00000000 /* 2 MB */
204
205/* Serial Device Enabled - Addr = 0xA8 */
206#define SDR0_PSTRP0_BOOTSTRAP_IIC_A8_EN SDR0_PSTRP0_BOOTSTRAP_SETTINGS5
207/* Serial Device Enabled - Addr = 0xA4 */
208#define SDR0_PSTRP0_BOOTSTRAP_IIC_A4_EN SDR0_PSTRP0_BOOTSTRAP_SETTINGS7
209
210/* Pin Straps Reg */
211#define SDR0_PSTRP0 0x0040
212#define SDR0_PSTRP0_BOOTSTRAP_MASK 0xE0000000 /* Strap Bits */
213
214#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0 */
215#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS1 0x20000000 /* Default strap settings 1 */
216#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS2 0x40000000 /* Default strap settings 2 */
217#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS3 0x60000000 /* Default strap settings 3 */
218#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS4 0x80000000 /* Default strap settings 4 */
219#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS5 0xA0000000 /* Default strap settings 5 */
220#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS6 0xC0000000 /* Default strap settings 6 */
221#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS7 0xE0000000 /* Default strap settings 7 */
222
223/* fpgareg - defines are in include/config/YUCCA.h */
224
225#define SDR0_CUST0_ENET3_MASK 0x00000080
226#define SDR0_CUST0_ENET3_COPPER 0x00000000
227#define SDR0_CUST0_ENET3_FIBER 0x00000080
228#define SDR0_CUST0_RGMII3_MASK 0x00000070
229#define SDR0_CUST0_RGMII3_ENCODE(n) ((((unsigned long)(n))&0x7)<<4)
230#define SDR0_CUST0_RGMII3_DECODE(n) ((((unsigned long)(n))>>4)&0x07)
231#define SDR0_CUST0_RGMII3_DISAB 0x00000000
232#define SDR0_CUST0_RGMII3_RTBI 0x00000040
233#define SDR0_CUST0_RGMII3_RGMII 0x00000050
234#define SDR0_CUST0_RGMII3_TBI 0x00000060
235#define SDR0_CUST0_RGMII3_GMII 0x00000070
236#define SDR0_CUST0_ENET2_MASK 0x00000008
237#define SDR0_CUST0_ENET2_COPPER 0x00000000
238#define SDR0_CUST0_ENET2_FIBER 0x00000008
239#define SDR0_CUST0_RGMII2_MASK 0x00000007
240#define SDR0_CUST0_RGMII2_ENCODE(n) ((((unsigned long)(n))&0x7)<<0)
241#define SDR0_CUST0_RGMII2_DECODE(n) ((((unsigned long)(n))>>0)&0x07)
242#define SDR0_CUST0_RGMII2_DISAB 0x00000000
243#define SDR0_CUST0_RGMII2_RTBI 0x00000004
244#define SDR0_CUST0_RGMII2_RGMII 0x00000005
245#define SDR0_CUST0_RGMII2_TBI 0x00000006
246#define SDR0_CUST0_RGMII2_GMII 0x00000007
247
248#define ONE_MILLION 1000000
249#define ONE_BILLION 1000000000
250
251/*----------------------------------------------------------------------------+
252| X
253| XX
254| XX XXX XXXXX XX XXX XXXXX
255| XX XX X XXX XX XX
256| XX XX XXXXXX XX XX
257| XX XX X XX XX XX XX
258| XXX XX XXXXX X XXXX XXX
259+----------------------------------------------------------------------------*/
260/*----------------------------------------------------------------------------+
261| Declare Configuration values
262+----------------------------------------------------------------------------*/
263
264typedef enum config_selection {
265 CONFIG_NOT_SELECTED,
266 CONFIG_SELECTED
267} config_selection_t;
268
269typedef enum config_list {
270 UART2_IN_SERVICE_MODE,
271 CPU_TRACE_MODE,
272 UART1_CTS_RTS,
273 CONFIG_NB
274} config_list_t;
275
276#define MAX_CONFIG_SELECT_NB 3
277
278#define BOARD_INFO_UART2_IN_SERVICE_MODE 1
279#define BOARD_INFO_CPU_TRACE_MODE 2
280#define BOARD_INFO_UART1_CTS_RTS_MODE 4
281
282void force_bup_config_selection(config_selection_t *confgi_select_P);
283void update_config_selection_table(config_selection_t *config_select_P);
284void display_config_selection(config_selection_t *config_select_P);
285
286/*----------------------------------------------------------------------------+
287| XX
288|
289| XXXX XX XXX XXX XXXX
290| XX XX XX XX XX XX
291| XX XXX XX XX XX XX XX
292| XX XX XXXXX XX XX XX
293| XXXX XX XXXX XXXX
294| XXXX
295|
296|
297|
298| +------------------------------------------------------------------+
299| | GPIO/Secondary func | Primary Function | I/O | Alternate1 | I/O |
300| +----------------------+------------------+-----+------------+-----+
301| | | | | | |
302| | GPIO0_0 | PCIX0REQ2_N | I/O | TRCCLK | |
303| | GPIO0_1 | PCIX0REQ3_N | I/O | TRCBS0 | |
304| | GPIO0_2 | PCIX0GNT2_N | I/O | TRCBS1 | |
305| | GPIO0_3 | PCIX0GNT3_N | I/O | TRCBS2 | |
306| | GPIO0_4 | PCIX1REQ2_N | I/O | TRCES0 | |
307| | GPIO0_5 | PCIX1REQ3_N | I/O | TRCES1 | |
308| | GPIO0_6 | PCIX1GNT2_N | I/O | TRCES2 | NA |
309| | GPIO0_7 | PCIX1GNT3_N | I/O | TRCES3 | NA |
310| | GPIO0_8 | PERREADY | I | TRCES4 | NA |
311| | GPIO0_9 | PERCS1_N | O | TRCTS0 | NA |
312| | GPIO0_10 | PERCS2_N | O | TRCTS1 | NA |
313| | GPIO0_11 | IRQ0 | I | TRCTS2 | NA |
314| | GPIO0_12 | IRQ1 | I | TRCTS3 | NA |
315| | GPIO0_13 | IRQ2 | I | TRCTS4 | NA |
316| | GPIO0_14 | IRQ3 | I | TRCTS5 | NA |
317| | GPIO0_15 | IRQ4 | I | TRCTS6 | NA |
318| | GPIO0_16 | IRQ5 | I | UART2RX | I |
319| | GPIO0_17 | PERBE0_N | O | UART2TX | O |
320| | GPIO0_18 | PCI0GNT0_N | I/O | NA | NA |
321| | GPIO0_19 | PCI0GNT1_N | I/O | NA | NA |
322| | GPIO0_20 | PCI0REQ0_N | I/O | NA | NA |
323| | GPIO0_21 | PCI0REQ1_N | I/O | NA | NA |
324| | GPIO0_22 | PCI1GNT0_N | I/O | NA | NA |
325| | GPIO0_23 | PCI1GNT1_N | I/O | NA | NA |
326| | GPIO0_24 | PCI1REQ0_N | I/O | NA | NA |
327| | GPIO0_25 | PCI1REQ1_N | I/O | NA | NA |
328| | GPIO0_26 | PCI2GNT0_N | I/O | NA | NA |
329| | GPIO0_27 | PCI2GNT1_N | I/O | NA | NA |
330| | GPIO0_28 | PCI2REQ0_N | I/O | NA | NA |
331| | GPIO0_29 | PCI2REQ1_N | I/O | NA | NA |
332| | GPIO0_30 | UART1RX | I | NA | NA |
333| | GPIO0_31 | UART1TX | O | NA | NA |
334| | | | | | |
335| +----------------------+------------------+-----+------------+-----+
336|
337+----------------------------------------------------------------------------*/
338
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200339unsigned long auto_calc_speed(void);
340/*----------------------------------------------------------------------------+
341| Prototypes
342+----------------------------------------------------------------------------*/
343void print_evb440spe_info(void);
344
345int onboard_pci_arbiter_selected(int core_pci);
346
347#ifdef __cplusplus
348}
349#endif
350#endif /* __YUCCA_H_ */