blob: 68bb8a38c3cb2141cc26199ee2c094e64efba102 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: BSD-3-Clause
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +02002/*
3 * Qualcomm SPMI bus driver
4 *
5 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
6 *
7 * Loosely based on Little Kernel driver
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +02008 */
9
10#include <common.h>
11#include <dm.h>
12#include <errno.h>
13#include <fdtdec.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060014#include <asm/global_data.h>
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020015#include <asm/io.h>
Simon Glass9bc15642020-02-03 07:36:16 -070016#include <dm/device_compat.h>
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020017#include <spmi/spmi.h>
18
19DECLARE_GLOBAL_DATA_PTR;
20
Jorge Ramirez-Ortiz4bcef682018-01-10 11:33:28 +010021/* PMIC Arbiter configuration registers */
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030022#define PMIC_ARB_VERSION 0x0000
23#define PMIC_ARB_VERSION_V2_MIN 0x20010000
24#define PMIC_ARB_VERSION_V3_MIN 0x30000000
25#define PMIC_ARB_VERSION_V5_MIN 0x50000000
Jorge Ramirez-Ortiz4bcef682018-01-10 11:33:28 +010026
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030027#define APID_MAP_OFFSET_V1_V2_V3 (0x800)
28#define APID_MAP_OFFSET_V5 (0x900)
29#define ARB_CHANNEL_OFFSET(n) (0x4 * (n))
30#define SPMI_CH_OFFSET(chnl) ((chnl) * 0x8000)
31#define SPMI_V5_OBS_CH_OFFSET(chnl) ((chnl) * 0x80)
32#define SPMI_V5_RW_CH_OFFSET(chnl) ((chnl) * 0x10000)
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020033
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030034#define SPMI_REG_CMD0 0x0
35#define SPMI_REG_CONFIG 0x4
36#define SPMI_REG_STATUS 0x8
37#define SPMI_REG_WDATA 0x10
38#define SPMI_REG_RDATA 0x18
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020039
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030040#define SPMI_CMD_OPCODE_SHIFT 27
41#define SPMI_CMD_SLAVE_ID_SHIFT 20
42#define SPMI_CMD_ADDR_SHIFT 12
43#define SPMI_CMD_ADDR_OFFSET_SHIFT 4
44#define SPMI_CMD_BYTE_CNT_SHIFT 0
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020045
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030046#define SPMI_CMD_EXT_REG_WRITE_LONG 0x00
47#define SPMI_CMD_EXT_REG_READ_LONG 0x01
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020048
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030049#define SPMI_STATUS_DONE 0x1
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020050
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030051#define SPMI_MAX_CHANNELS 128
52#define SPMI_MAX_SLAVES 16
53#define SPMI_MAX_PERIPH 256
54
55enum arb_ver {
56 V1 = 1,
57 V2,
58 V3,
59 V5 = 5
60};
61
62/*
63 * PMIC arbiter version 5 uses different register offsets for read/write vs
64 * observer channels.
65 */
66enum pmic_arb_channel {
67 PMIC_ARB_CHANNEL_RW,
68 PMIC_ARB_CHANNEL_OBS,
69};
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020070
71struct msm_spmi_priv {
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030072 phys_addr_t arb_chnl; /* ARB channel mapping base */
Caleb Connolly99f591c2023-12-05 13:46:53 +000073 phys_addr_t spmi_chnls; /* SPMI channels */
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030074 phys_addr_t spmi_obs; /* SPMI observer */
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020075 /* SPMI channel map */
76 uint8_t channel_map[SPMI_MAX_SLAVES][SPMI_MAX_PERIPH];
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030077 /* SPMI bus arbiter version */
78 u32 arb_ver;
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020079};
80
Neil Armstrongdde6d552024-04-05 10:21:54 +020081static u32 pmic_arb_fmt_cmd_v1(u8 opc, u8 sid, u8 pid, u8 off)
82{
83 return (opc << 27) | (sid << 20) | (pid << 12) | (off << 4) | 1;
84}
85
86static u32 pmic_arb_fmt_cmd_v2(u8 opc, u8 off)
87{
88 return (opc << 27) | (off << 4) | 1;
89}
90
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020091static int msm_spmi_write(struct udevice *dev, int usid, int pid, int off,
92 uint8_t val)
93{
94 struct msm_spmi_priv *priv = dev_get_priv(dev);
95 unsigned channel;
Dzmitry Sankouski682351a2021-10-17 13:44:28 +030096 unsigned int ch_offset;
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +020097 uint32_t reg = 0;
98
99 if (usid >= SPMI_MAX_SLAVES)
100 return -EIO;
101 if (pid >= SPMI_MAX_PERIPH)
102 return -EIO;
103
104 channel = priv->channel_map[usid][pid];
105
Neil Armstrongdde6d552024-04-05 10:21:54 +0200106 dev_dbg(dev, "[%d:%d] %s: channel %d\n", usid, pid, __func__, channel);
107
108 switch (priv->arb_ver) {
109 case V1:
110 ch_offset = SPMI_CH_OFFSET(channel);
111
112 reg = pmic_arb_fmt_cmd_v1(SPMI_CMD_EXT_REG_WRITE_LONG,
113 usid, pid, off);
114 break;
115
116 case V2:
Neil Armstrong62f34392024-04-05 10:21:53 +0200117 ch_offset = SPMI_CH_OFFSET(channel);
118
Neil Armstrongdde6d552024-04-05 10:21:54 +0200119 reg = pmic_arb_fmt_cmd_v2(SPMI_CMD_EXT_REG_WRITE_LONG, off);
120 break;
121
122 case V5:
123 ch_offset = SPMI_V5_RW_CH_OFFSET(channel);
124
125 reg = pmic_arb_fmt_cmd_v2(SPMI_CMD_EXT_REG_WRITE_LONG, off);
126 break;
127 }
128
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200129 /* Disable IRQ mode for the current channel*/
Neil Armstrong62f34392024-04-05 10:21:53 +0200130 writel(0x0, priv->spmi_chnls + ch_offset + SPMI_REG_CONFIG);
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200131
132 /* Write single byte */
Neil Armstrong62f34392024-04-05 10:21:53 +0200133 writel(val, priv->spmi_chnls + ch_offset + SPMI_REG_WDATA);
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200134
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200135 /* Send write command */
Neil Armstrong62f34392024-04-05 10:21:53 +0200136 writel(reg, priv->spmi_chnls + ch_offset + SPMI_REG_CMD0);
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200137
138 /* Wait till CMD DONE status */
139 reg = 0;
140 while (!reg) {
Neil Armstrong62f34392024-04-05 10:21:53 +0200141 reg = readl(priv->spmi_chnls + ch_offset +
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200142 SPMI_REG_STATUS);
143 }
144
145 if (reg ^ SPMI_STATUS_DONE) {
146 printf("SPMI write failure.\n");
147 return -EIO;
148 }
149
150 return 0;
151}
152
153static int msm_spmi_read(struct udevice *dev, int usid, int pid, int off)
154{
155 struct msm_spmi_priv *priv = dev_get_priv(dev);
156 unsigned channel;
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300157 unsigned int ch_offset;
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200158 uint32_t reg = 0;
159
160 if (usid >= SPMI_MAX_SLAVES)
161 return -EIO;
162 if (pid >= SPMI_MAX_PERIPH)
163 return -EIO;
164
165 channel = priv->channel_map[usid][pid];
166
Neil Armstrongdde6d552024-04-05 10:21:54 +0200167 dev_dbg(dev, "[%d:%d] %s: channel %d\n", usid, pid, __func__, channel);
168
169 switch (priv->arb_ver) {
170 case V1:
171 ch_offset = SPMI_CH_OFFSET(channel);
172
173 /* Prepare read command */
174 reg = pmic_arb_fmt_cmd_v1(SPMI_CMD_EXT_REG_READ_LONG,
175 usid, pid, off);
176 break;
177
178 case V2:
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300179 ch_offset = SPMI_CH_OFFSET(channel);
180
Neil Armstrongdde6d552024-04-05 10:21:54 +0200181 /* Prepare read command */
182 reg = pmic_arb_fmt_cmd_v2(SPMI_CMD_EXT_REG_READ_LONG, off);
183 break;
184
185 case V5:
186 ch_offset = SPMI_V5_OBS_CH_OFFSET(channel);
187
188 /* Prepare read command */
189 reg = pmic_arb_fmt_cmd_v2(SPMI_CMD_EXT_REG_READ_LONG, off);
190 break;
191 }
192
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200193 /* Disable IRQ mode for the current channel*/
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300194 writel(0x0, priv->spmi_obs + ch_offset + SPMI_REG_CONFIG);
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200195
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200196 /* Request read */
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300197 writel(reg, priv->spmi_obs + ch_offset + SPMI_REG_CMD0);
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200198
199 /* Wait till CMD DONE status */
200 reg = 0;
201 while (!reg) {
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300202 reg = readl(priv->spmi_obs + ch_offset + SPMI_REG_STATUS);
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200203 }
204
205 if (reg ^ SPMI_STATUS_DONE) {
206 printf("SPMI read failure.\n");
207 return -EIO;
208 }
209
210 /* Read the data */
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300211 return readl(priv->spmi_obs + ch_offset +
212 SPMI_REG_RDATA) & 0xFF;
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200213}
214
215static struct dm_spmi_ops msm_spmi_ops = {
216 .read = msm_spmi_read,
217 .write = msm_spmi_write,
218};
219
220static int msm_spmi_probe(struct udevice *dev)
221{
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200222 struct msm_spmi_priv *priv = dev_get_priv(dev);
Caleb Connolly99f591c2023-12-05 13:46:53 +0000223 phys_addr_t core_addr;
Jorge Ramirez-Ortiz4bcef682018-01-10 11:33:28 +0100224 u32 hw_ver;
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200225 int i;
226
Caleb Connolly99f591c2023-12-05 13:46:53 +0000227 core_addr = dev_read_addr_name(dev, "core");
228 priv->spmi_chnls = dev_read_addr_name(dev, "chnls");
229 priv->spmi_obs = dev_read_addr_name(dev, "obsrvr");
Jorge Ramirez-Ortiz4bcef682018-01-10 11:33:28 +0100230
Caleb Connolly99f591c2023-12-05 13:46:53 +0000231 hw_ver = readl(core_addr + PMIC_ARB_VERSION);
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300232
233 if (hw_ver < PMIC_ARB_VERSION_V3_MIN) {
234 priv->arb_ver = V2;
Caleb Connolly99f591c2023-12-05 13:46:53 +0000235 priv->arb_chnl = core_addr + APID_MAP_OFFSET_V1_V2_V3;
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300236 } else if (hw_ver < PMIC_ARB_VERSION_V5_MIN) {
237 priv->arb_ver = V3;
Caleb Connolly99f591c2023-12-05 13:46:53 +0000238 priv->arb_chnl = core_addr + APID_MAP_OFFSET_V1_V2_V3;
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300239 } else {
240 priv->arb_ver = V5;
Caleb Connolly99f591c2023-12-05 13:46:53 +0000241 priv->arb_chnl = core_addr + APID_MAP_OFFSET_V5;
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300242 }
243
Caleb Connolly99f591c2023-12-05 13:46:53 +0000244 dev_dbg(dev, "PMIC Arb Version-%d (%#x)\n", hw_ver >> 28, hw_ver);
Jorge Ramirez-Ortiz4bcef682018-01-10 11:33:28 +0100245
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200246 if (priv->arb_chnl == FDT_ADDR_T_NONE ||
Caleb Connolly99f591c2023-12-05 13:46:53 +0000247 priv->spmi_chnls == FDT_ADDR_T_NONE ||
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200248 priv->spmi_obs == FDT_ADDR_T_NONE)
249 return -EINVAL;
250
Caleb Connolly99f591c2023-12-05 13:46:53 +0000251 dev_dbg(dev, "priv->arb_chnl address (%#08llx)\n", priv->arb_chnl);
252 dev_dbg(dev, "priv->spmi_chnls address (%#08llx)\n", priv->spmi_chnls);
253 dev_dbg(dev, "priv->spmi_obs address (%#08llx)\n", priv->spmi_obs);
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200254 /* Scan peripherals connected to each SPMI channel */
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300255 for (i = 0; i < SPMI_MAX_PERIPH; i++) {
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200256 uint32_t periph = readl(priv->arb_chnl + ARB_CHANNEL_OFFSET(i));
257 uint8_t slave_id = (periph & 0xf0000) >> 16;
258 uint8_t pid = (periph & 0xff00) >> 8;
259
260 priv->channel_map[slave_id][pid] = i;
261 }
262 return 0;
263}
264
265static const struct udevice_id msm_spmi_ids[] = {
266 { .compatible = "qcom,spmi-pmic-arb" },
267 { }
268};
269
270U_BOOT_DRIVER(msm_spmi) = {
271 .name = "msm_spmi",
272 .id = UCLASS_SPMI,
273 .of_match = msm_spmi_ids,
274 .ops = &msm_spmi_ops,
275 .probe = msm_spmi_probe,
Dzmitry Sankouski682351a2021-10-17 13:44:28 +0300276 .priv_auto = sizeof(struct msm_spmi_priv),
Mateusz Kulikowski73bec9c2016-03-31 23:12:29 +0200277};