blob: 81a646e28ca02503c88ba5ac568f5166b2ca4b36 [file] [log] [blame]
Mingkai Hud2396512016-09-07 18:47:28 +08001/*
2 * Copyright 2016 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 *
6 * Freescale LS1046ARDB board-specific CPLD controlling supports.
7 */
8
9#include <common.h>
10#include <command.h>
11#include <asm/io.h>
12#include "cpld.h"
13
14u8 cpld_read(unsigned int reg)
15{
16 void *p = (void *)CONFIG_SYS_CPLD_BASE;
17
18 return in_8(p + reg);
19}
20
21void cpld_write(unsigned int reg, u8 value)
22{
23 void *p = (void *)CONFIG_SYS_CPLD_BASE;
24
25 out_8(p + reg, value);
26}
27
28/* Set the boot bank to the alternate bank */
29void cpld_set_altbank(void)
30{
31 u16 reg = CPLD_CFG_RCW_SRC_QSPI;
32 u8 reg4 = CPLD_READ(soft_mux_on);
33 u8 reg5 = (u8)(reg >> 1);
34 u8 reg6 = (u8)(reg & 1);
35 u8 reg7 = CPLD_READ(vbank);
36
37 cpld_rev_bit(&reg5);
38
39 CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
40
41 CPLD_WRITE(cfg_rcw_src1, reg5);
42 CPLD_WRITE(cfg_rcw_src2, reg6);
43
44 reg7 = (reg7 & ~CPLD_BANK_SEL_MASK) | CPLD_BANK_SEL_ALTBANK;
45 CPLD_WRITE(vbank, reg7);
46
47 CPLD_WRITE(system_rst, 1);
48}
49
50/* Set the boot bank to the default bank */
51void cpld_set_defbank(void)
52{
53 u16 reg = CPLD_CFG_RCW_SRC_QSPI;
54 u8 reg4 = CPLD_READ(soft_mux_on);
55 u8 reg5 = (u8)(reg >> 1);
56 u8 reg6 = (u8)(reg & 1);
57
58 cpld_rev_bit(&reg5);
59
60 CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
61
62 CPLD_WRITE(cfg_rcw_src1, reg5);
63 CPLD_WRITE(cfg_rcw_src2, reg6);
64
65 CPLD_WRITE(vbank, 0);
66
67 CPLD_WRITE(system_rst, 1);
68}
69
70void cpld_set_sd(void)
71{
72 u16 reg = CPLD_CFG_RCW_SRC_SD;
73 u8 reg5 = (u8)(reg >> 1);
74 u8 reg6 = (u8)(reg & 1);
75
76 cpld_rev_bit(&reg5);
77
78 CPLD_WRITE(soft_mux_on, 1);
79
80 CPLD_WRITE(cfg_rcw_src1, reg5);
81 CPLD_WRITE(cfg_rcw_src2, reg6);
82
83 CPLD_WRITE(system_rst, 1);
84}
85#ifdef DEBUG
86static void cpld_dump_regs(void)
87{
88 printf("cpld_ver = %x\n", CPLD_READ(cpld_ver));
89 printf("cpld_ver_sub = %x\n", CPLD_READ(cpld_ver_sub));
90 printf("pcba_ver = %x\n", CPLD_READ(pcba_ver));
91 printf("soft_mux_on = %x\n", CPLD_READ(soft_mux_on));
92 printf("cfg_rcw_src1 = %x\n", CPLD_READ(cfg_rcw_src1));
93 printf("cfg_rcw_src2 = %x\n", CPLD_READ(cfg_rcw_src2));
94 printf("vbank = %x\n", CPLD_READ(vbank));
95 printf("sysclk_sel = %x\n", CPLD_READ(sysclk_sel));
96 printf("uart_sel = %x\n", CPLD_READ(uart_sel));
97 printf("sd1refclk_sel = %x\n", CPLD_READ(sd1refclk_sel));
98 printf("rgmii_1588_sel = %x\n", CPLD_READ(rgmii_1588_sel));
99 printf("1588_clk_sel = %x\n", CPLD_READ(reg_1588_clk_sel));
100 printf("status_led = %x\n", CPLD_READ(status_led));
101 printf("sd_emmc = %x\n", CPLD_READ(sd_emmc));
102 printf("vdd_en = %x\n", CPLD_READ(vdd_en));
103 printf("vdd_sel = %x\n", CPLD_READ(vdd_sel));
104 putc('\n');
105}
106#endif
107
108void cpld_rev_bit(unsigned char *value)
109{
110 u8 rev_val, val;
111 int i;
112
113 val = *value;
114 rev_val = val & 1;
115 for (i = 1; i <= 7; i++) {
116 val >>= 1;
117 rev_val <<= 1;
118 rev_val |= val & 1;
119 }
120
121 *value = rev_val;
122}
123
124int do_cpld(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
125{
126 int rc = 0;
127
128 if (argc <= 1)
129 return cmd_usage(cmdtp);
130
131 if (strcmp(argv[1], "reset") == 0) {
132 if (strcmp(argv[2], "altbank") == 0)
133 cpld_set_altbank();
134 else if (strcmp(argv[2], "sd") == 0)
135 cpld_set_sd();
136 else
137 cpld_set_defbank();
138#ifdef DEBUG
139 } else if (strcmp(argv[1], "dump") == 0) {
140 cpld_dump_regs();
141#endif
142 } else {
143 rc = cmd_usage(cmdtp);
144 }
145
146 return rc;
147}
148
149U_BOOT_CMD(
150 cpld, CONFIG_SYS_MAXARGS, 1, do_cpld,
151 "Reset the board or alternate bank",
152 "reset: reset to default bank\n"
153 "cpld reset altbank: reset to alternate bank\n"
154 "cpld reset sd: reset to boot from SD card\n"
155#ifdef DEBUG
156 "cpld dump - display the CPLD registers\n"
157#endif
158);