blob: 4ae6b66a3b26f35382d543ebcf4d137645a164f8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wu, Josh3f338c12013-04-16 23:42:44 +00002/*
3 * (C) Copyright 2013 Atmel Corporation.
4 * Josh Wu <josh.wu@atmel.com>
5 *
6 * Configuation settings for the AT91SAM9N12-EK boards.
Wu, Josh3f338c12013-04-16 23:42:44 +00007 */
8
9#ifndef __AT91SAM9N12_CONFIG_H_
10#define __AT91SAM9N12_CONFIG_H_
11
Wu, Josh3f338c12013-04-16 23:42:44 +000012/* ARM asynchronous clock */
13#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
14#define CONFIG_SYS_AT91_MAIN_CLOCK 16000000 /* main clock xtal */
Wu, Josh3f338c12013-04-16 23:42:44 +000015
16/* Misc CPU related */
Wu, Josh3f338c12013-04-16 23:42:44 +000017
Wu, Josh3f338c12013-04-16 23:42:44 +000018/* LCD */
Wu, Josh3f338c12013-04-16 23:42:44 +000019#define LCD_BPP LCD_COLOR16
20#define LCD_OUTPUT_BPP 24
21#define CONFIG_LCD_LOGO
22#define CONFIG_LCD_INFO
23#define CONFIG_LCD_INFO_BELOW_LOGO
Wu, Josh3f338c12013-04-16 23:42:44 +000024#define CONFIG_ATMEL_LCD_RGB565
Wu, Josh3f338c12013-04-16 23:42:44 +000025
Wu, Josh3f338c12013-04-16 23:42:44 +000026/*
27 * BOOTP options
28 */
29#define CONFIG_BOOTP_BOOTFILESIZE
Wu, Josh3f338c12013-04-16 23:42:44 +000030
Wu, Josh3f338c12013-04-16 23:42:44 +000031#define CONFIG_SYS_SDRAM_BASE 0x20000000
32#define CONFIG_SYS_SDRAM_SIZE 0x08000000
33
34/*
35 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
36 * leaving the correct space for initial global data structure above
37 * that address while providing maximum stack area below.
38 */
39# define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yangd19b9012017-09-14 11:07:42 +080040 (0x00300000 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Wu, Josh3f338c12013-04-16 23:42:44 +000041
42/* DataFlash */
Wu, Josh3f338c12013-04-16 23:42:44 +000043
44/* NAND flash */
45#ifdef CONFIG_CMD_NAND
Wu, Josh3f338c12013-04-16 23:42:44 +000046#define CONFIG_SYS_MAX_NAND_DEVICE 1
47#define CONFIG_SYS_NAND_BASE 0x40000000
48#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
49#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010050#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(4)
51#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PD(5)
Tom Rini00448d22017-07-28 21:31:42 -040052#endif
Wu, Josh3f338c12013-04-16 23:42:44 +000053
Wu, Josh3f338c12013-04-16 23:42:44 +000054#define CONFIG_EXTRA_ENV_SETTINGS \
55 "console=console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -040056 "mtdparts="CONFIG_MTDPARTS_DEFAULT"\0" \
Wu, Josh3f338c12013-04-16 23:42:44 +000057 "bootargs_nand=rootfstype=ubifs ubi.mtd=7 root=ubi0:rootfs rw\0"\
58 "bootargs_mmc=root=/dev/mmcblk0p2 rw rootfstype=ext4 rootwait\0"
59
Bo Shen8ed87832013-10-21 16:13:59 +080060/* USB host */
61#ifdef CONFIG_CMD_USB
62#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +080063#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Bo Shen8ed87832013-10-21 16:13:59 +080064#define CONFIG_USB_OHCI_NEW
65#define CONFIG_SYS_USB_OHCI_CPU_INIT
66#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI
67#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9n12"
68#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1
Bo Shen8ed87832013-10-21 16:13:59 +080069#endif
70
Wenyou Yange035ea72017-09-14 11:07:44 +080071#ifdef CONFIG_SPI_BOOT
Wu, Josh3f338c12013-04-16 23:42:44 +000072
73/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Wu, Josh3f338c12013-04-16 23:42:44 +000074#define CONFIG_BOOTCOMMAND \
75 "setenv bootargs ${console} ${mtdparts} ${bootargs_nand};" \
76 "sf probe 0; sf read 0x22000000 0x100000 0x300000; " \
77 "bootm 0x22000000"
78
Wenyou Yange035ea72017-09-14 11:07:44 +080079#elif defined(CONFIG_NAND_BOOT)
Wu, Josh3f338c12013-04-16 23:42:44 +000080
81/* bootstrap + u-boot + env + linux in nandflash */
Wu, Josh3f338c12013-04-16 23:42:44 +000082#define CONFIG_BOOTCOMMAND \
83 "setenv bootargs ${console} ${mtdparts} ${bootargs_nand};" \
84 "nand read 0x21000000 0x180000 0x080000;" \
85 "nand read 0x22000000 0x200000 0x400000;" \
86 "bootm 0x22000000 - 0x21000000"
87
Wenyou Yange035ea72017-09-14 11:07:44 +080088#else /* CONFIG_SD_BOOT */
Wu, Josh3f338c12013-04-16 23:42:44 +000089
Wu, Josh3f338c12013-04-16 23:42:44 +000090#define CONFIG_BOOTCOMMAND \
91 "setenv bootargs ${console} ${mtdparts} ${bootargs_mmc};" \
92 "fatload mmc 0:1 0x21000000 dtb;" \
93 "fatload mmc 0:1 0x22000000 uImage;" \
94 "bootm 0x22000000 - 0x21000000"
95
96#endif
97
Bo Shen9c709392015-03-27 14:23:36 +080098/* SPL */
Bo Shen9c709392015-03-27 14:23:36 +080099#define CONFIG_SPL_MAX_SIZE 0x6000
100#define CONFIG_SPL_STACK 0x308000
101
102#define CONFIG_SPL_BSS_START_ADDR 0x20000000
103#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
104#define CONFIG_SYS_SPL_MALLOC_START 0x20080000
105#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
106
Bo Shen9c709392015-03-27 14:23:36 +0800107#define CONFIG_SYS_MONITOR_LEN (512 << 10)
108
109#define CONFIG_SYS_MASTER_CLOCK 132096000
110#define CONFIG_SYS_AT91_PLLA 0x20953f03
111#define CONFIG_SYS_MCKR 0x1301
112#define CONFIG_SYS_MCKR_CSS 0x1302
113
Wenyou Yange035ea72017-09-14 11:07:44 +0800114#ifdef CONFIG_SD_BOOT
Bo Shen9c709392015-03-27 14:23:36 +0800115#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Wenyou Yange035ea72017-09-14 11:07:44 +0800116#endif
Bo Shen9c709392015-03-27 14:23:36 +0800117#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
118#define CONFIG_SYS_NAND_5_ADDR_CYCLE
119#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
120#define CONFIG_SYS_NAND_PAGE_COUNT 64
121#define CONFIG_SYS_NAND_OOBSIZE 64
122#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
123#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
Bo Shen9c709392015-03-27 14:23:36 +0800124
Wu, Josh3f338c12013-04-16 23:42:44 +0000125#endif