blob: 0c3a54cae51c072fff680c84bc68aff624768110 [file] [log] [blame]
Xiubo Li54de0652014-11-21 17:40:58 +08001/*
2 * Copyright 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <asm/io.h>
Mingkai Hu5b0df8a2015-10-26 19:47:41 +08009#include <fsl_csu.h>
Xiubo Li54de0652014-11-21 17:40:58 +080010#include <asm/arch/ns_access.h>
Hou Zhiqiangfd43b362016-08-02 19:03:26 +080011#include <asm/arch/fsl_serdes.h>
Xiubo Li54de0652014-11-21 17:40:58 +080012
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080013void set_devices_ns_access(unsigned long index, u16 val)
Xiubo Li54de0652014-11-21 17:40:58 +080014{
15 u32 *base = (u32 *)CONFIG_SYS_FSL_CSU_ADDR;
16 u32 *reg;
Hou Zhiqiangba932252016-08-02 19:03:24 +080017 uint32_t tmp;
Xiubo Li54de0652014-11-21 17:40:58 +080018
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080019 reg = base + index / 2;
Hou Zhiqiangba932252016-08-02 19:03:24 +080020 tmp = in_be32(reg);
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080021 if (index % 2 == 0) {
Hou Zhiqiangba932252016-08-02 19:03:24 +080022 tmp &= 0x0000ffff;
23 tmp |= val << 16;
24 } else {
25 tmp &= 0xffff0000;
26 tmp |= val;
Xiubo Li54de0652014-11-21 17:40:58 +080027 }
Hou Zhiqiangba932252016-08-02 19:03:24 +080028
29 out_be32(reg, tmp);
30}
31
32static void enable_devices_ns_access(struct csu_ns_dev *ns_dev, uint32_t num)
33{
34 int i;
35
36 for (i = 0; i < num; i++)
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080037 set_devices_ns_access(ns_dev[i].ind, ns_dev[i].val);
Xiubo Li54de0652014-11-21 17:40:58 +080038}
Mingkai Hu5b0df8a2015-10-26 19:47:41 +080039
40void enable_layerscape_ns_access(void)
41{
York Sune6b871e2017-05-15 08:51:59 -070042#ifdef CONFIG_ARM64
43 if (current_el() == 3)
44#endif
45 enable_devices_ns_access(ns_dev, ARRAY_SIZE(ns_dev));
Mingkai Hu5b0df8a2015-10-26 19:47:41 +080046}
Hou Zhiqiangfd43b362016-08-02 19:03:26 +080047
48void set_pcie_ns_access(int pcie, u16 val)
49{
50 switch (pcie) {
51#ifdef CONFIG_PCIE1
52 case PCIE1:
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080053 set_devices_ns_access(CSU_CSLX_PCIE1, val);
54 set_devices_ns_access(CSU_CSLX_PCIE1_IO, val);
Hou Zhiqiangfd43b362016-08-02 19:03:26 +080055 return;
56#endif
57#ifdef CONFIG_PCIE2
58 case PCIE2:
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080059 set_devices_ns_access(CSU_CSLX_PCIE2, val);
60 set_devices_ns_access(CSU_CSLX_PCIE2_IO, val);
Hou Zhiqiangfd43b362016-08-02 19:03:26 +080061 return;
62#endif
63#ifdef CONFIG_PCIE3
64 case PCIE3:
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080065 set_devices_ns_access(CSU_CSLX_PCIE3, val);
66 set_devices_ns_access(CSU_CSLX_PCIE3_IO, val);
Hou Zhiqiangfd43b362016-08-02 19:03:26 +080067 return;
68#endif
69 default:
70 debug("The PCIE%d doesn't exist!\n", pcie);
71 return;
72 }
73}