wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1 | /* |
Poonam Aggrwal | 9120884 | 2009-07-31 12:07:45 +0530 | [diff] [blame] | 2 | * Copyright 2004,2007-2009 Freescale Semiconductor, Inc. |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 3 | * (C) Copyright 2002, 2003 Motorola Inc. |
| 4 | * Xianghua Xiao (X.Xiao@motorola.com) |
| 5 | * |
| 6 | * (C) Copyright 2000 |
| 7 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
Andy Fleming | fecff2b | 2008-08-31 16:33:26 -0500 | [diff] [blame] | 28 | #include <config.h> |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 29 | #include <common.h> |
| 30 | #include <watchdog.h> |
| 31 | #include <command.h> |
Andy Fleming | 6843a6e | 2008-10-30 16:51:33 -0500 | [diff] [blame] | 32 | #include <fsl_esdhc.h> |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 33 | #include <asm/cache.h> |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 34 | #include <asm/io.h> |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 35 | |
James Yang | 957b191 | 2008-02-08 16:44:53 -0600 | [diff] [blame] | 36 | DECLARE_GLOBAL_DATA_PTR; |
| 37 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 38 | int checkcpu (void) |
| 39 | { |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 40 | sys_info_t sysinfo; |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 41 | uint pvr, svr; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 42 | uint fam; |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 43 | uint ver; |
| 44 | uint major, minor; |
Kumar Gala | 8ddf00c | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 45 | struct cpu_type *cpu; |
Wolfgang Denk | 2059104 | 2008-10-19 02:35:49 +0200 | [diff] [blame] | 46 | char buf1[32], buf2[32]; |
Kumar Gala | 54b6810 | 2008-05-29 01:21:24 -0500 | [diff] [blame] | 47 | #ifdef CONFIG_DDR_CLK_FREQ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Jason Jin | bfcd6c3 | 2008-09-27 14:40:57 +0800 | [diff] [blame] | 49 | u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO) |
| 50 | >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT; |
Kumar Gala | 54b6810 | 2008-05-29 01:21:24 -0500 | [diff] [blame] | 51 | #else |
| 52 | u32 ddr_ratio = 0; |
| 53 | #endif |
Haiying Wang | bb8aea7 | 2009-01-15 11:58:35 -0500 | [diff] [blame] | 54 | int i; |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 55 | |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 56 | svr = get_svr(); |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 57 | major = SVR_MAJ(svr); |
Kumar Gala | cd77728 | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 58 | #ifdef CONFIG_MPC8536 |
| 59 | major &= 0x7; /* the msb of this nibble is a mfg code */ |
| 60 | #endif |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 61 | minor = SVR_MIN(svr); |
| 62 | |
Poonam Aggrwal | 4baef82 | 2009-07-31 12:08:14 +0530 | [diff] [blame] | 63 | if (cpu_numcores() > 1) { |
Poonam Aggrwal | 36a6843 | 2009-09-03 19:42:40 +0530 | [diff] [blame] | 64 | #ifndef CONFIG_MP |
| 65 | puts("Unicore software on multiprocessor system!!\n" |
| 66 | "To enable mutlticore build define CONFIG_MP\n"); |
| 67 | #endif |
Poonam Aggrwal | 4baef82 | 2009-07-31 12:08:14 +0530 | [diff] [blame] | 68 | volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); |
| 69 | printf("CPU%d: ", pic->whoami); |
| 70 | } else { |
| 71 | puts("CPU: "); |
| 72 | } |
Andy Fleming | f574097 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 73 | |
Poonam Aggrwal | 4baef82 | 2009-07-31 12:08:14 +0530 | [diff] [blame] | 74 | cpu = gd->cpu; |
Andy Fleming | f574097 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 75 | |
Poonam Aggrwal | da6e1ca | 2009-09-02 13:35:21 +0530 | [diff] [blame] | 76 | puts(cpu->name); |
| 77 | if (IS_E_PROCESSOR(svr)) |
| 78 | puts("E"); |
Andy Fleming | f574097 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 79 | |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 80 | printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr); |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 81 | |
wdenk | 3f3262b | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 82 | pvr = get_pvr(); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 83 | fam = PVR_FAM(pvr); |
wdenk | 3f3262b | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 84 | ver = PVR_VER(pvr); |
| 85 | major = PVR_MAJ(pvr); |
| 86 | minor = PVR_MIN(pvr); |
| 87 | |
| 88 | printf("Core: "); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 89 | switch (fam) { |
| 90 | case PVR_FAM(PVR_85xx): |
wdenk | 3f3262b | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 91 | puts("E500"); |
| 92 | break; |
| 93 | default: |
| 94 | puts("Unknown"); |
| 95 | break; |
| 96 | } |
Kumar Gala | 9f4a689 | 2008-10-23 01:47:38 -0500 | [diff] [blame] | 97 | |
| 98 | if (PVR_MEM(pvr) == 0x03) |
| 99 | puts("MC"); |
| 100 | |
wdenk | 3f3262b | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 101 | printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr); |
| 102 | |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 103 | get_sys_info(&sysinfo); |
| 104 | |
Kumar Gala | f92794c | 2009-02-04 09:35:57 -0600 | [diff] [blame] | 105 | puts("Clock Configuration:"); |
Poonam Aggrwal | 4baef82 | 2009-07-31 12:08:14 +0530 | [diff] [blame] | 106 | for (i = 0; i < cpu_numcores(); i++) { |
Wolfgang Denk | 1f79d14 | 2009-02-19 00:41:08 +0100 | [diff] [blame] | 107 | if (!(i & 3)) |
| 108 | printf ("\n "); |
Haiying Wang | bb8aea7 | 2009-01-15 11:58:35 -0500 | [diff] [blame] | 109 | printf("CPU%d:%-4s MHz, ", |
| 110 | i,strmhz(buf1, sysinfo.freqProcessor[i])); |
Kumar Gala | f92794c | 2009-02-04 09:35:57 -0600 | [diff] [blame] | 111 | } |
| 112 | printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus)); |
Kumar Gala | 54b6810 | 2008-05-29 01:21:24 -0500 | [diff] [blame] | 113 | |
Kumar Gala | 07db170 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 114 | switch (ddr_ratio) { |
| 115 | case 0x0: |
Wolfgang Denk | 2059104 | 2008-10-19 02:35:49 +0200 | [diff] [blame] | 116 | printf(" DDR:%-4s MHz (%s MT/s data rate), ", |
| 117 | strmhz(buf1, sysinfo.freqDDRBus/2), |
| 118 | strmhz(buf2, sysinfo.freqDDRBus)); |
Kumar Gala | 07db170 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 119 | break; |
| 120 | case 0x7: |
Wolfgang Denk | 2059104 | 2008-10-19 02:35:49 +0200 | [diff] [blame] | 121 | printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ", |
| 122 | strmhz(buf1, sysinfo.freqDDRBus/2), |
| 123 | strmhz(buf2, sysinfo.freqDDRBus)); |
Kumar Gala | 07db170 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 124 | break; |
| 125 | default: |
Wolfgang Denk | 2059104 | 2008-10-19 02:35:49 +0200 | [diff] [blame] | 126 | printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ", |
| 127 | strmhz(buf1, sysinfo.freqDDRBus/2), |
| 128 | strmhz(buf2, sysinfo.freqDDRBus)); |
Kumar Gala | 07db170 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 129 | break; |
| 130 | } |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 131 | |
Trent Piepho | 0b691fc | 2008-12-03 15:16:37 -0800 | [diff] [blame] | 132 | if (sysinfo.freqLocalBus > LCRR_CLKDIV) |
| 133 | printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus)); |
| 134 | else |
| 135 | printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n", |
| 136 | sysinfo.freqLocalBus); |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 137 | |
Andy Fleming | f574097 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 138 | #ifdef CONFIG_CPM2 |
Wolfgang Denk | 2059104 | 2008-10-19 02:35:49 +0200 | [diff] [blame] | 139 | printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus)); |
Andy Fleming | f574097 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 140 | #endif |
wdenk | a445ddf | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 141 | |
Haiying Wang | 6141468 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 142 | #ifdef CONFIG_QE |
| 143 | printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE)); |
| 144 | #endif |
| 145 | |
wdenk | 3f3262b | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 146 | puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n"); |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 147 | |
| 148 | return 0; |
| 149 | } |
| 150 | |
| 151 | |
| 152 | /* ------------------------------------------------------------------------- */ |
| 153 | |
| 154 | int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[]) |
| 155 | { |
Kumar Gala | aff0153 | 2009-09-08 13:46:46 -0500 | [diff] [blame] | 156 | /* Everything after the first generation of PQ3 parts has RSTCR */ |
| 157 | #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \ |
| 158 | defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560) |
Sergei Poselenov | 2514742 | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 159 | unsigned long val, msr; |
| 160 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 161 | /* |
| 162 | * Initiate hard reset in debug control register DBCR0 |
Kumar Gala | aff0153 | 2009-09-08 13:46:46 -0500 | [diff] [blame] | 163 | * Make sure MSR[DE] = 1. This only resets the core. |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 164 | */ |
Sergei Poselenov | 2514742 | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 165 | msr = mfmsr (); |
| 166 | msr |= MSR_DE; |
| 167 | mtmsr (msr); |
urwithsughosh@gmail.com | 06c2fb9 | 2007-09-24 13:32:13 -0400 | [diff] [blame] | 168 | |
Sergei Poselenov | 2514742 | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 169 | val = mfspr(DBCR0); |
| 170 | val |= 0x70000000; |
| 171 | mtspr(DBCR0,val); |
Kumar Gala | aff0153 | 2009-09-08 13:46:46 -0500 | [diff] [blame] | 172 | #else |
| 173 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 174 | out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */ |
| 175 | udelay(100); |
| 176 | #endif |
Sergei Poselenov | 2514742 | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 177 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 178 | return 1; |
| 179 | } |
| 180 | |
| 181 | |
| 182 | /* |
| 183 | * Get timebase clock frequency |
| 184 | */ |
| 185 | unsigned long get_tbclk (void) |
| 186 | { |
Kumar Gala | 24f86a8 | 2009-09-17 01:52:37 -0500 | [diff] [blame^] | 187 | #ifdef CONFIG_FSL_CORENET |
| 188 | return (gd->bus_clk + 8) / 16; |
| 189 | #else |
James Yang | 957b191 | 2008-02-08 16:44:53 -0600 | [diff] [blame] | 190 | return (gd->bus_clk + 4UL)/8UL; |
Kumar Gala | 24f86a8 | 2009-09-17 01:52:37 -0500 | [diff] [blame^] | 191 | #endif |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 192 | } |
| 193 | |
| 194 | |
| 195 | #if defined(CONFIG_WATCHDOG) |
| 196 | void |
| 197 | watchdog_reset(void) |
| 198 | { |
| 199 | int re_enable = disable_interrupts(); |
| 200 | reset_85xx_watchdog(); |
| 201 | if (re_enable) enable_interrupts(); |
| 202 | } |
| 203 | |
| 204 | void |
| 205 | reset_85xx_watchdog(void) |
| 206 | { |
| 207 | /* |
| 208 | * Clear TSR(WIS) bit by writing 1 |
| 209 | */ |
| 210 | unsigned long val; |
Andy Fleming | eac342d | 2007-04-23 01:44:44 -0500 | [diff] [blame] | 211 | val = mfspr(SPRN_TSR); |
| 212 | val |= TSR_WIS; |
| 213 | mtspr(SPRN_TSR, val); |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 214 | } |
| 215 | #endif /* CONFIG_WATCHDOG */ |
| 216 | |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 217 | /* |
Sergei Poselenov | 9030a69 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 218 | * Configures a UPM. The function requires the respective MxMR to be set |
| 219 | * before calling this function. "size" is the number or entries, not a sizeof. |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 220 | */ |
| 221 | void upmconfig (uint upm, uint * table, uint size) |
| 222 | { |
| 223 | int i, mdr, mad, old_mad = 0; |
| 224 | volatile u32 *mxmr; |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR); |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 226 | volatile u32 *brp,*orp; |
| 227 | volatile u8* dummy = NULL; |
| 228 | int upmmask; |
| 229 | |
| 230 | switch (upm) { |
| 231 | case UPMA: |
| 232 | mxmr = &lbc->mamr; |
| 233 | upmmask = BR_MS_UPMA; |
| 234 | break; |
| 235 | case UPMB: |
| 236 | mxmr = &lbc->mbmr; |
| 237 | upmmask = BR_MS_UPMB; |
| 238 | break; |
| 239 | case UPMC: |
| 240 | mxmr = &lbc->mcmr; |
| 241 | upmmask = BR_MS_UPMC; |
| 242 | break; |
| 243 | default: |
| 244 | printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm); |
| 245 | hang(); |
| 246 | } |
| 247 | |
| 248 | /* Find the address for the dummy write transaction */ |
| 249 | for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8; |
| 250 | i++, brp += 2, orp += 2) { |
Wolfgang Denk | 41df50a | 2008-06-28 23:34:37 +0200 | [diff] [blame] | 251 | |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 252 | /* Look for a valid BR with selected UPM */ |
Sergei Poselenov | 9030a69 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 253 | if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) { |
| 254 | dummy = (volatile u8*)(in_be32(brp) & BR_BA); |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 255 | break; |
| 256 | } |
| 257 | } |
| 258 | |
| 259 | if (i == 8) { |
| 260 | printf("Error: %s() could not find matching BR\n", __FUNCTION__); |
| 261 | hang(); |
| 262 | } |
| 263 | |
| 264 | for (i = 0; i < size; i++) { |
| 265 | /* 1 */ |
Sergei Poselenov | 9030a69 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 266 | out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i); |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 267 | /* 2 */ |
| 268 | out_be32(&lbc->mdr, table[i]); |
| 269 | /* 3 */ |
| 270 | mdr = in_be32(&lbc->mdr); |
| 271 | /* 4 */ |
| 272 | *(volatile u8 *)dummy = 0; |
| 273 | /* 5 */ |
| 274 | do { |
Sergei Poselenov | 9030a69 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 275 | mad = in_be32(mxmr) & MxMR_MAD_MSK; |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 276 | } while (mad <= old_mad && !(!mad && i == (size-1))); |
| 277 | old_mad = mad; |
| 278 | } |
Sergei Poselenov | 9030a69 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 279 | out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM); |
Sergei Poselenov | ddc1a47 | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 280 | } |
Ben Warren | d448a49 | 2008-06-23 22:57:27 -0700 | [diff] [blame] | 281 | |
Andy Fleming | 6843a6e | 2008-10-30 16:51:33 -0500 | [diff] [blame] | 282 | /* |
| 283 | * Initializes on-chip MMC controllers. |
| 284 | * to override, implement board_mmc_init() |
| 285 | */ |
| 286 | int cpu_mmc_init(bd_t *bis) |
| 287 | { |
| 288 | #ifdef CONFIG_FSL_ESDHC |
| 289 | return fsl_esdhc_mmc_init(bis); |
| 290 | #else |
| 291 | return 0; |
| 292 | #endif |
| 293 | } |