Michal Simek | 090a2d7 | 2018-03-27 10:36:39 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Clock specification for Xilinx ZynqMP |
| 4 | * |
Michal Simek | 510edb8 | 2021-06-01 16:40:43 +0200 | [diff] [blame] | 5 | * (C) Copyright 2017 - 2021, Xilinx, Inc. |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 6 | * |
| 7 | * Michal Simek <michal.simek@xilinx.com> |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 8 | */ |
| 9 | |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 10 | #include <dt-bindings/clock/xlnx-zynqmp-clk.h> |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 11 | / { |
| 12 | fclk0: fclk0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 13 | status = "okay"; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 14 | compatible = "xlnx,fclk"; |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 15 | clocks = <&zynqmp_clk PL0_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 16 | }; |
| 17 | |
| 18 | fclk1: fclk1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 19 | status = "okay"; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 20 | compatible = "xlnx,fclk"; |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 21 | clocks = <&zynqmp_clk PL1_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 22 | }; |
| 23 | |
| 24 | fclk2: fclk2 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 25 | status = "okay"; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 26 | compatible = "xlnx,fclk"; |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 27 | clocks = <&zynqmp_clk PL2_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 28 | }; |
| 29 | |
| 30 | fclk3: fclk3 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 31 | status = "okay"; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 32 | compatible = "xlnx,fclk"; |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 33 | clocks = <&zynqmp_clk PL3_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 34 | }; |
| 35 | |
| 36 | pss_ref_clk: pss_ref_clk { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 37 | bootph-all; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 38 | compatible = "fixed-clock"; |
| 39 | #clock-cells = <0>; |
| 40 | clock-frequency = <33333333>; |
| 41 | }; |
| 42 | |
| 43 | video_clk: video_clk { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 44 | bootph-all; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 45 | compatible = "fixed-clock"; |
| 46 | #clock-cells = <0>; |
| 47 | clock-frequency = <27000000>; |
| 48 | }; |
| 49 | |
| 50 | pss_alt_ref_clk: pss_alt_ref_clk { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 51 | bootph-all; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 52 | compatible = "fixed-clock"; |
| 53 | #clock-cells = <0>; |
| 54 | clock-frequency = <0>; |
| 55 | }; |
| 56 | |
| 57 | gt_crx_ref_clk: gt_crx_ref_clk { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 58 | bootph-all; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 59 | compatible = "fixed-clock"; |
| 60 | #clock-cells = <0>; |
| 61 | clock-frequency = <108000000>; |
| 62 | }; |
| 63 | |
| 64 | aux_ref_clk: aux_ref_clk { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 65 | bootph-all; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 66 | compatible = "fixed-clock"; |
| 67 | #clock-cells = <0>; |
| 68 | clock-frequency = <27000000>; |
| 69 | }; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 70 | }; |
| 71 | |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 72 | &zynqmp_firmware { |
| 73 | zynqmp_clk: clock-controller { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 74 | bootph-all; |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 75 | #clock-cells = <1>; |
| 76 | compatible = "xlnx,zynqmp-clk"; |
| 77 | clocks = <&pss_ref_clk>, <&video_clk>, <&pss_alt_ref_clk>, |
| 78 | <&aux_ref_clk>, <>_crx_ref_clk>; |
| 79 | clock-names = "pss_ref_clk", "video_clk", "pss_alt_ref_clk", |
| 80 | "aux_ref_clk", "gt_crx_ref_clk"; |
| 81 | }; |
| 82 | }; |
| 83 | |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 84 | &can0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 85 | clocks = <&zynqmp_clk CAN0_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 86 | }; |
| 87 | |
| 88 | &can1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 89 | clocks = <&zynqmp_clk CAN1_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 90 | }; |
| 91 | |
| 92 | &cpu0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 93 | clocks = <&zynqmp_clk ACPU>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 94 | }; |
| 95 | |
| 96 | &fpd_dma_chan1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 97 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 98 | }; |
| 99 | |
| 100 | &fpd_dma_chan2 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 101 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 102 | }; |
| 103 | |
| 104 | &fpd_dma_chan3 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 105 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 106 | }; |
| 107 | |
| 108 | &fpd_dma_chan4 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 109 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 110 | }; |
| 111 | |
| 112 | &fpd_dma_chan5 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 113 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 114 | }; |
| 115 | |
| 116 | &fpd_dma_chan6 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 117 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 118 | }; |
| 119 | |
| 120 | &fpd_dma_chan7 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 121 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 122 | }; |
| 123 | |
| 124 | &fpd_dma_chan8 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 125 | clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 126 | }; |
| 127 | |
| 128 | &gpu { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 129 | clocks = <&zynqmp_clk GPU_REF>, <&zynqmp_clk GPU_PP0_REF>, <&zynqmp_clk GPU_PP1_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 130 | }; |
| 131 | |
| 132 | &lpd_dma_chan1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 133 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 134 | }; |
| 135 | |
| 136 | &lpd_dma_chan2 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 137 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 138 | }; |
| 139 | |
| 140 | &lpd_dma_chan3 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 141 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 142 | }; |
| 143 | |
| 144 | &lpd_dma_chan4 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 145 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 146 | }; |
| 147 | |
| 148 | &lpd_dma_chan5 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 149 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 150 | }; |
| 151 | |
| 152 | &lpd_dma_chan6 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 153 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 154 | }; |
| 155 | |
| 156 | &lpd_dma_chan7 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 157 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 158 | }; |
| 159 | |
| 160 | &lpd_dma_chan8 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 161 | clocks = <&zynqmp_clk ADMA_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 162 | }; |
| 163 | |
| 164 | &nand0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 165 | clocks = <&zynqmp_clk NAND_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 166 | }; |
| 167 | |
| 168 | &gem0 { |
Michal Simek | 1092d68 | 2020-01-09 14:15:07 +0100 | [diff] [blame] | 169 | clocks = <&zynqmp_clk LPD_LSBUS>, <&zynqmp_clk GEM0_REF>, |
| 170 | <&zynqmp_clk GEM0_TX>, <&zynqmp_clk GEM0_RX>, |
| 171 | <&zynqmp_clk GEM_TSU>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 172 | }; |
| 173 | |
| 174 | &gem1 { |
Michal Simek | 1092d68 | 2020-01-09 14:15:07 +0100 | [diff] [blame] | 175 | clocks = <&zynqmp_clk LPD_LSBUS>, <&zynqmp_clk GEM1_REF>, |
| 176 | <&zynqmp_clk GEM1_TX>, <&zynqmp_clk GEM1_RX>, |
| 177 | <&zynqmp_clk GEM_TSU>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 178 | }; |
| 179 | |
| 180 | &gem2 { |
Michal Simek | 1092d68 | 2020-01-09 14:15:07 +0100 | [diff] [blame] | 181 | clocks = <&zynqmp_clk LPD_LSBUS>, <&zynqmp_clk GEM2_REF>, |
| 182 | <&zynqmp_clk GEM2_TX>, <&zynqmp_clk GEM2_RX>, |
| 183 | <&zynqmp_clk GEM_TSU>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 184 | }; |
| 185 | |
| 186 | &gem3 { |
Michal Simek | 1092d68 | 2020-01-09 14:15:07 +0100 | [diff] [blame] | 187 | clocks = <&zynqmp_clk LPD_LSBUS>, <&zynqmp_clk GEM3_REF>, |
| 188 | <&zynqmp_clk GEM3_TX>, <&zynqmp_clk GEM3_RX>, |
| 189 | <&zynqmp_clk GEM_TSU>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 190 | }; |
| 191 | |
| 192 | &gpio { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 193 | clocks = <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 194 | }; |
| 195 | |
| 196 | &i2c0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 197 | clocks = <&zynqmp_clk I2C0_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 198 | }; |
| 199 | |
| 200 | &i2c1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 201 | clocks = <&zynqmp_clk I2C1_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 202 | }; |
| 203 | |
| 204 | &pcie { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 205 | clocks = <&zynqmp_clk PCIE_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 206 | }; |
| 207 | |
| 208 | &qspi { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 209 | clocks = <&zynqmp_clk QSPI_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 210 | }; |
| 211 | |
| 212 | &sata { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 213 | clocks = <&zynqmp_clk SATA_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 214 | }; |
| 215 | |
| 216 | &sdhci0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 217 | clocks = <&zynqmp_clk SDIO0_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | bd8ca91 | 2022-02-23 16:17:39 +0100 | [diff] [blame] | 218 | assigned-clocks = <&zynqmp_clk SDIO0_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 219 | }; |
| 220 | |
| 221 | &sdhci1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 222 | clocks = <&zynqmp_clk SDIO1_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | bd8ca91 | 2022-02-23 16:17:39 +0100 | [diff] [blame] | 223 | assigned-clocks = <&zynqmp_clk SDIO1_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 224 | }; |
| 225 | |
| 226 | &spi0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 227 | clocks = <&zynqmp_clk SPI0_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 228 | }; |
| 229 | |
| 230 | &spi1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 231 | clocks = <&zynqmp_clk SPI1_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 232 | }; |
| 233 | |
Rajan Vaja | 36d68be | 2018-04-25 05:34:04 -0700 | [diff] [blame] | 234 | &ttc0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 235 | clocks = <&zynqmp_clk LPD_LSBUS>; |
Rajan Vaja | 36d68be | 2018-04-25 05:34:04 -0700 | [diff] [blame] | 236 | }; |
| 237 | |
| 238 | &ttc1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 239 | clocks = <&zynqmp_clk LPD_LSBUS>; |
Rajan Vaja | 36d68be | 2018-04-25 05:34:04 -0700 | [diff] [blame] | 240 | }; |
| 241 | |
| 242 | &ttc2 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 243 | clocks = <&zynqmp_clk LPD_LSBUS>; |
Rajan Vaja | 36d68be | 2018-04-25 05:34:04 -0700 | [diff] [blame] | 244 | }; |
| 245 | |
| 246 | &ttc3 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 247 | clocks = <&zynqmp_clk LPD_LSBUS>; |
Rajan Vaja | 36d68be | 2018-04-25 05:34:04 -0700 | [diff] [blame] | 248 | }; |
| 249 | |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 250 | &uart0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 251 | clocks = <&zynqmp_clk UART0_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 252 | }; |
| 253 | |
| 254 | &uart1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 255 | clocks = <&zynqmp_clk UART1_REF>, <&zynqmp_clk LPD_LSBUS>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 256 | }; |
| 257 | |
| 258 | &usb0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 259 | clocks = <&zynqmp_clk USB0_BUS_REF>, <&zynqmp_clk USB3_DUAL_REF>; |
Michal Simek | bd8ca91 | 2022-02-23 16:17:39 +0100 | [diff] [blame] | 260 | assigned-clocks = <&zynqmp_clk USB0_BUS_REF>, <&zynqmp_clk USB3_DUAL_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 261 | }; |
| 262 | |
Piyush Mehta | c687c65 | 2022-08-23 15:03:31 +0200 | [diff] [blame] | 263 | &dwc3_0 { |
| 264 | clocks = <&zynqmp_clk USB3_DUAL_REF>; |
| 265 | }; |
| 266 | |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 267 | &usb1 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 268 | clocks = <&zynqmp_clk USB1_BUS_REF>, <&zynqmp_clk USB3_DUAL_REF>; |
Michal Simek | bd8ca91 | 2022-02-23 16:17:39 +0100 | [diff] [blame] | 269 | assigned-clocks = <&zynqmp_clk USB1_BUS_REF>, <&zynqmp_clk USB3_DUAL_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 270 | }; |
| 271 | |
Piyush Mehta | c687c65 | 2022-08-23 15:03:31 +0200 | [diff] [blame] | 272 | &dwc3_1 { |
| 273 | clocks = <&zynqmp_clk USB3_DUAL_REF>; |
| 274 | }; |
| 275 | |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 276 | &watchdog0 { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 277 | clocks = <&zynqmp_clk WDT>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 278 | }; |
| 279 | |
Michal Simek | 7b6280e | 2018-07-18 09:25:43 +0200 | [diff] [blame] | 280 | &lpd_watchdog { |
| 281 | clocks = <&zynqmp_clk LPD_WDT>; |
| 282 | }; |
| 283 | |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 284 | &xilinx_ams { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 285 | clocks = <&zynqmp_clk AMS_REF>; |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 286 | }; |
| 287 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 288 | &zynqmp_pcap { |
| 289 | clocks = <&zynqmp_clk PCAP>; |
Michal Simek | 3767425 | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 290 | }; |
| 291 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 292 | &zynqmp_dpdma { |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 293 | clocks = <&zynqmp_clk DPDMA_REF>; |
Michal Simek | eb10f6a | 2022-02-23 16:17:38 +0100 | [diff] [blame] | 294 | assigned-clocks = <&zynqmp_clk DPDMA_REF>; /* apll */ |
Michal Simek | a6604b6 | 2017-12-08 14:50:42 +0100 | [diff] [blame] | 295 | }; |
| 296 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 297 | &zynqmp_dpsub { |
| 298 | clocks = <&zynqmp_clk TOPSW_LSBUS>, |
| 299 | <&zynqmp_clk DP_AUDIO_REF>, |
| 300 | <&zynqmp_clk DP_VIDEO_REF>; |
Michal Simek | eb10f6a | 2022-02-23 16:17:38 +0100 | [diff] [blame] | 301 | assigned-clocks = <&zynqmp_clk DP_STC_REF>, |
| 302 | <&zynqmp_clk DP_AUDIO_REF>, |
| 303 | <&zynqmp_clk DP_VIDEO_REF>; /* rpll, rpll, vpll */ |
Nava kishore Manne | 042ae5e | 2019-10-18 18:07:32 +0200 | [diff] [blame] | 304 | }; |