blob: b85c268db538f0a9ac77c557f41a2bdd2ac97de5 [file] [log] [blame]
Poonam Aggrwal987862c2009-08-05 13:29:24 +05301/*
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +05302 * Copyright 2011 Freescale Semiconductor, Inc.
Poonam Aggrwal987862c2009-08-05 13:29:24 +05303 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <asm/mmu.h>
25
26struct fsl_e_tlb_entry tlb_table[] = {
27 /* TLB 0 - for temp stack in cache */
28 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
29 MAS3_SX|MAS3_SW|MAS3_SR, 0,
30 0, 0, BOOKE_PAGESZ_4K, 0),
31 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
32 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
33 MAS3_SX|MAS3_SW|MAS3_SR, 0,
34 0, 0, BOOKE_PAGESZ_4K, 0),
35 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
36 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
37 MAS3_SX|MAS3_SW|MAS3_SR, 0,
38 0, 0, BOOKE_PAGESZ_4K, 0),
39 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
40 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
41 MAS3_SX|MAS3_SW|MAS3_SR, 0,
42 0, 0, BOOKE_PAGESZ_4K, 0),
43
44 /* TLB 1 */
45 /* *I*** - Covers boot page */
46 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
Kumar Gala4756ffa2009-11-17 20:21:20 -060047 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Poonam Aggrwal987862c2009-08-05 13:29:24 +053048 0, 0, BOOKE_PAGESZ_4K, 1),
49
50 /* *I*G* - CCSRBAR */
51 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
52 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
53 0, 1, BOOKE_PAGESZ_1M, 1),
54
55 /* W**G* - Flash/promjet, localbus */
56 /* This will be changed to *I*G* after relocation to RAM. */
57 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
58 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
59 0, 2, BOOKE_PAGESZ_16M, 1),
60
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +053061#if defined(CONFIG_PCI)
Poonam Aggrwal987862c2009-08-05 13:29:24 +053062 /* *I*G* - PCI */
63 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_MEM_VIRT, CONFIG_SYS_PCIE2_MEM_PHYS,
64 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
65 0, 3, BOOKE_PAGESZ_1G, 1),
66
67 /* *I*G* - PCI I/O */
68 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_IO_VIRT, CONFIG_SYS_PCIE2_IO_PHYS,
69 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
70 0, 4, BOOKE_PAGESZ_256K, 1),
71
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +053072#endif /* #if defined(CONFIG_PCI) */
Poonam Aggrwal987862c2009-08-05 13:29:24 +053073 /* *I*G - NAND */
74 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
75 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
76 0, 5, BOOKE_PAGESZ_1M, 1),
77
78 /* *I*G - VSC7385 Switch */
79 SET_TLB_ENTRY(1, CONFIG_SYS_VSC7385_BASE, CONFIG_SYS_VSC7385_BASE_PHYS,
80 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
81 0, 6, BOOKE_PAGESZ_1M, 1),
82
Dipen Dudhate98a3fc2009-10-08 13:33:18 +053083#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
84 /* *I*G - L2SRAM */
85 SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
86 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
87 0, 7, BOOKE_PAGESZ_256K, 1),
88 SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
89 CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
90 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
91 0, 8, BOOKE_PAGESZ_256K, 1),
92#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +053093};
94
95int num_tlb_entries = ARRAY_SIZE(tlb_table);