blob: f9aef17f7eabf674be060f41282037497d3f5511 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Stefan Roese3e103812014-10-22 12:13:14 +02002/*
3 * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
4 *
5 * U-Boot version:
Stefan Roese05b38c12015-11-19 07:46:15 +01006 * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
Stefan Roese3e103812014-10-22 12:13:14 +02007 *
8 * Based on the Linux version which is:
9 * Copyright (C) 2012 Marvell
10 *
11 * Rami Rosen <rosenr@marvell.com>
12 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
Stefan Roese3e103812014-10-22 12:13:14 +020013 */
14
15#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070016#include <cpu_func.h>
Stefan Roese05b38c12015-11-19 07:46:15 +010017#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060018#include <log.h>
Stefan Roese3e103812014-10-22 12:13:14 +020019#include <net.h>
20#include <netdev.h>
21#include <config.h>
22#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Stefan Roese3e103812014-10-22 12:13:14 +020024#include <asm/io.h>
Simon Glass9bc15642020-02-03 07:36:16 -070025#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070026#include <dm/devres.h>
Simon Glassc06c1be2020-05-10 11:40:08 -060027#include <linux/bug.h>
Simon Glassdbd79542020-05-10 11:40:11 -060028#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090029#include <linux/errno.h>
Stefan Roese3e103812014-10-22 12:13:14 +020030#include <phy.h>
31#include <miiphy.h>
32#include <watchdog.h>
33#include <asm/arch/cpu.h>
34#include <asm/arch/soc.h>
35#include <linux/compat.h>
36#include <linux/mbus.h>
Aditya Prayogac9fe02a2018-12-05 00:39:23 +080037#include <asm-generic/gpio.h>
Stefan Roese3e103812014-10-22 12:13:14 +020038
Stefan Roese05b38c12015-11-19 07:46:15 +010039DECLARE_GLOBAL_DATA_PTR;
40
Stefan Roese3e103812014-10-22 12:13:14 +020041#if !defined(CONFIG_PHYLIB)
42# error Marvell mvneta requires PHYLIB
43#endif
44
Stefan Roese3e103812014-10-22 12:13:14 +020045#define CONFIG_NR_CPUS 1
Stefan Roese3e103812014-10-22 12:13:14 +020046#define ETH_HLEN 14 /* Total octets in header */
47
48/* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
49#define WRAP (2 + ETH_HLEN + 4 + 32)
50#define MTU 1500
51#define RX_BUFFER_SIZE (ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
52
53#define MVNETA_SMI_TIMEOUT 10000
54
55/* Registers */
56#define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
57#define MVNETA_RXQ_HW_BUF_ALLOC BIT(1)
58#define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
59#define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
60#define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
61#define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
62#define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
63#define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
64#define MVNETA_RXQ_BUF_SIZE_SHIFT 19
65#define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
66#define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
67#define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
68#define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
69#define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
70#define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
71#define MVNETA_PORT_RX_RESET 0x1cc0
72#define MVNETA_PORT_RX_DMA_RESET BIT(0)
73#define MVNETA_PHY_ADDR 0x2000
74#define MVNETA_PHY_ADDR_MASK 0x1f
75#define MVNETA_SMI 0x2004
76#define MVNETA_PHY_REG_MASK 0x1f
77/* SMI register fields */
78#define MVNETA_SMI_DATA_OFFS 0 /* Data */
79#define MVNETA_SMI_DATA_MASK (0xffff << MVNETA_SMI_DATA_OFFS)
80#define MVNETA_SMI_DEV_ADDR_OFFS 16 /* PHY device address */
81#define MVNETA_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr*/
82#define MVNETA_SMI_OPCODE_OFFS 26 /* Write/Read opcode */
83#define MVNETA_SMI_OPCODE_READ (1 << MVNETA_SMI_OPCODE_OFFS)
84#define MVNETA_SMI_READ_VALID (1 << 27) /* Read Valid */
85#define MVNETA_SMI_BUSY (1 << 28) /* Busy */
86#define MVNETA_MBUS_RETRY 0x2010
87#define MVNETA_UNIT_INTR_CAUSE 0x2080
88#define MVNETA_UNIT_CONTROL 0x20B0
89#define MVNETA_PHY_POLLING_ENABLE BIT(1)
90#define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
91#define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
92#define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
Stefan Roese572be4a2016-05-19 17:46:36 +020093#define MVNETA_WIN_SIZE_MASK (0xffff0000)
Stefan Roese3e103812014-10-22 12:13:14 +020094#define MVNETA_BASE_ADDR_ENABLE 0x2290
Stefan Roese572be4a2016-05-19 17:46:36 +020095#define MVNETA_BASE_ADDR_ENABLE_BIT 0x1
96#define MVNETA_PORT_ACCESS_PROTECT 0x2294
97#define MVNETA_PORT_ACCESS_PROTECT_WIN0_RW 0x3
Stefan Roese3e103812014-10-22 12:13:14 +020098#define MVNETA_PORT_CONFIG 0x2400
99#define MVNETA_UNI_PROMISC_MODE BIT(0)
100#define MVNETA_DEF_RXQ(q) ((q) << 1)
101#define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
102#define MVNETA_TX_UNSET_ERR_SUM BIT(12)
103#define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
104#define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
105#define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
106#define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
107#define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
108 MVNETA_DEF_RXQ_ARP(q) | \
109 MVNETA_DEF_RXQ_TCP(q) | \
110 MVNETA_DEF_RXQ_UDP(q) | \
111 MVNETA_DEF_RXQ_BPDU(q) | \
112 MVNETA_TX_UNSET_ERR_SUM | \
113 MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
114#define MVNETA_PORT_CONFIG_EXTEND 0x2404
115#define MVNETA_MAC_ADDR_LOW 0x2414
116#define MVNETA_MAC_ADDR_HIGH 0x2418
117#define MVNETA_SDMA_CONFIG 0x241c
118#define MVNETA_SDMA_BRST_SIZE_16 4
119#define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
120#define MVNETA_RX_NO_DATA_SWAP BIT(4)
121#define MVNETA_TX_NO_DATA_SWAP BIT(5)
122#define MVNETA_DESC_SWAP BIT(6)
123#define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
124#define MVNETA_PORT_STATUS 0x2444
125#define MVNETA_TX_IN_PRGRS BIT(1)
126#define MVNETA_TX_FIFO_EMPTY BIT(8)
127#define MVNETA_RX_MIN_FRAME_SIZE 0x247c
128#define MVNETA_SERDES_CFG 0x24A0
129#define MVNETA_SGMII_SERDES_PROTO 0x0cc7
130#define MVNETA_QSGMII_SERDES_PROTO 0x0667
131#define MVNETA_TYPE_PRIO 0x24bc
132#define MVNETA_FORCE_UNI BIT(21)
133#define MVNETA_TXQ_CMD_1 0x24e4
134#define MVNETA_TXQ_CMD 0x2448
135#define MVNETA_TXQ_DISABLE_SHIFT 8
136#define MVNETA_TXQ_ENABLE_MASK 0x000000ff
137#define MVNETA_ACC_MODE 0x2500
138#define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
139#define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
140#define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
141#define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
142
143/* Exception Interrupt Port/Queue Cause register */
144
145#define MVNETA_INTR_NEW_CAUSE 0x25a0
146#define MVNETA_INTR_NEW_MASK 0x25a4
147
148/* bits 0..7 = TXQ SENT, one bit per queue.
149 * bits 8..15 = RXQ OCCUP, one bit per queue.
150 * bits 16..23 = RXQ FREE, one bit per queue.
151 * bit 29 = OLD_REG_SUM, see old reg ?
152 * bit 30 = TX_ERR_SUM, one bit for 4 ports
153 * bit 31 = MISC_SUM, one bit for 4 ports
154 */
155#define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0)
156#define MVNETA_TX_INTR_MASK_ALL (0xff << 0)
157#define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
158#define MVNETA_RX_INTR_MASK_ALL (0xff << 8)
159
160#define MVNETA_INTR_OLD_CAUSE 0x25a8
161#define MVNETA_INTR_OLD_MASK 0x25ac
162
163/* Data Path Port/Queue Cause Register */
164#define MVNETA_INTR_MISC_CAUSE 0x25b0
165#define MVNETA_INTR_MISC_MASK 0x25b4
166#define MVNETA_INTR_ENABLE 0x25b8
167
168#define MVNETA_RXQ_CMD 0x2680
169#define MVNETA_RXQ_DISABLE_SHIFT 8
170#define MVNETA_RXQ_ENABLE_MASK 0x000000ff
171#define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
172#define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
173#define MVNETA_GMAC_CTRL_0 0x2c00
174#define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
175#define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
176#define MVNETA_GMAC0_PORT_ENABLE BIT(0)
177#define MVNETA_GMAC_CTRL_2 0x2c08
178#define MVNETA_GMAC2_PCS_ENABLE BIT(3)
179#define MVNETA_GMAC2_PORT_RGMII BIT(4)
180#define MVNETA_GMAC2_PORT_RESET BIT(6)
181#define MVNETA_GMAC_STATUS 0x2c10
182#define MVNETA_GMAC_LINK_UP BIT(0)
183#define MVNETA_GMAC_SPEED_1000 BIT(1)
184#define MVNETA_GMAC_SPEED_100 BIT(2)
185#define MVNETA_GMAC_FULL_DUPLEX BIT(3)
186#define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
187#define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
188#define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
189#define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
190#define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
191#define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
192#define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +0200193#define MVNETA_GMAC_FORCE_LINK_UP (BIT(0) | BIT(1))
194#define MVNETA_GMAC_IB_BYPASS_AN_EN BIT(3)
Stefan Roese3e103812014-10-22 12:13:14 +0200195#define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
196#define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
197#define MVNETA_GMAC_AN_SPEED_EN BIT(7)
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +0200198#define MVNETA_GMAC_SET_FC_EN BIT(8)
199#define MVNETA_GMAC_ADVERT_FC_EN BIT(9)
Stefan Roese3e103812014-10-22 12:13:14 +0200200#define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
201#define MVNETA_GMAC_AN_DUPLEX_EN BIT(13)
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +0200202#define MVNETA_GMAC_SAMPLE_TX_CFG_EN BIT(15)
Stefan Roese3e103812014-10-22 12:13:14 +0200203#define MVNETA_MIB_COUNTERS_BASE 0x3080
204#define MVNETA_MIB_LATE_COLLISION 0x7c
205#define MVNETA_DA_FILT_SPEC_MCAST 0x3400
206#define MVNETA_DA_FILT_OTH_MCAST 0x3500
207#define MVNETA_DA_FILT_UCAST_BASE 0x3600
208#define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
209#define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
210#define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
211#define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
212#define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
213#define MVNETA_TXQ_DEC_SENT_SHIFT 16
214#define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
215#define MVNETA_TXQ_SENT_DESC_SHIFT 16
216#define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
217#define MVNETA_PORT_TX_RESET 0x3cf0
218#define MVNETA_PORT_TX_DMA_RESET BIT(0)
219#define MVNETA_TX_MTU 0x3e0c
220#define MVNETA_TX_TOKEN_SIZE 0x3e14
221#define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
222#define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
223#define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
224
225/* Descriptor ring Macros */
226#define MVNETA_QUEUE_NEXT_DESC(q, index) \
227 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
228
229/* Various constants */
230
231/* Coalescing */
232#define MVNETA_TXDONE_COAL_PKTS 16
233#define MVNETA_RX_COAL_PKTS 32
234#define MVNETA_RX_COAL_USEC 100
235
236/* The two bytes Marvell header. Either contains a special value used
237 * by Marvell switches when a specific hardware mode is enabled (not
238 * supported by this driver) or is filled automatically by zeroes on
239 * the RX side. Those two bytes being at the front of the Ethernet
240 * header, they allow to have the IP header aligned on a 4 bytes
241 * boundary automatically: the hardware skips those two bytes on its
242 * own.
243 */
244#define MVNETA_MH_SIZE 2
245
246#define MVNETA_VLAN_TAG_LEN 4
247
248#define MVNETA_CPU_D_CACHE_LINE_SIZE 32
249#define MVNETA_TX_CSUM_MAX_SIZE 9800
250#define MVNETA_ACC_MODE_EXT 1
251
252/* Timeout constants */
253#define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
254#define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
255#define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
256
257#define MVNETA_TX_MTU_MAX 0x3ffff
258
259/* Max number of Rx descriptors */
260#define MVNETA_MAX_RXD 16
261
262/* Max number of Tx descriptors */
263#define MVNETA_MAX_TXD 16
264
265/* descriptor aligned size */
266#define MVNETA_DESC_ALIGNED_SIZE 32
267
268struct mvneta_port {
269 void __iomem *base;
270 struct mvneta_rx_queue *rxqs;
271 struct mvneta_tx_queue *txqs;
272
273 u8 mcast_count[256];
274 u16 tx_ring_size;
275 u16 rx_ring_size;
276
277 phy_interface_t phy_interface;
278 unsigned int link;
279 unsigned int duplex;
280 unsigned int speed;
281
282 int init;
283 int phyaddr;
284 struct phy_device *phydev;
Simon Glassfa4689a2019-12-06 21:41:35 -0700285#if CONFIG_IS_ENABLED(DM_GPIO)
Aditya Prayogac9fe02a2018-12-05 00:39:23 +0800286 struct gpio_desc phy_reset_gpio;
287#endif
Stefan Roese3e103812014-10-22 12:13:14 +0200288 struct mii_dev *bus;
289};
290
291/* The mvneta_tx_desc and mvneta_rx_desc structures describe the
292 * layout of the transmit and reception DMA descriptors, and their
293 * layout is therefore defined by the hardware design
294 */
295
296#define MVNETA_TX_L3_OFF_SHIFT 0
297#define MVNETA_TX_IP_HLEN_SHIFT 8
298#define MVNETA_TX_L4_UDP BIT(16)
299#define MVNETA_TX_L3_IP6 BIT(17)
300#define MVNETA_TXD_IP_CSUM BIT(18)
301#define MVNETA_TXD_Z_PAD BIT(19)
302#define MVNETA_TXD_L_DESC BIT(20)
303#define MVNETA_TXD_F_DESC BIT(21)
304#define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
305 MVNETA_TXD_L_DESC | \
306 MVNETA_TXD_F_DESC)
307#define MVNETA_TX_L4_CSUM_FULL BIT(30)
308#define MVNETA_TX_L4_CSUM_NOT BIT(31)
309
310#define MVNETA_RXD_ERR_CRC 0x0
311#define MVNETA_RXD_ERR_SUMMARY BIT(16)
312#define MVNETA_RXD_ERR_OVERRUN BIT(17)
313#define MVNETA_RXD_ERR_LEN BIT(18)
314#define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
315#define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
316#define MVNETA_RXD_L3_IP4 BIT(25)
317#define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
318#define MVNETA_RXD_L4_CSUM_OK BIT(30)
319
320struct mvneta_tx_desc {
321 u32 command; /* Options used by HW for packet transmitting.*/
322 u16 reserverd1; /* csum_l4 (for future use) */
323 u16 data_size; /* Data size of transmitted packet in bytes */
324 u32 buf_phys_addr; /* Physical addr of transmitted buffer */
325 u32 reserved2; /* hw_cmd - (for future use, PMT) */
326 u32 reserved3[4]; /* Reserved - (for future use) */
327};
328
329struct mvneta_rx_desc {
330 u32 status; /* Info about received packet */
331 u16 reserved1; /* pnc_info - (for future use, PnC) */
332 u16 data_size; /* Size of received packet in bytes */
333
334 u32 buf_phys_addr; /* Physical address of the buffer */
335 u32 reserved2; /* pnc_flow_id (for future use, PnC) */
336
337 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
338 u16 reserved3; /* prefetch_cmd, for future use */
339 u16 reserved4; /* csum_l4 - (for future use, PnC) */
340
341 u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
342 u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
343};
344
345struct mvneta_tx_queue {
346 /* Number of this TX queue, in the range 0-7 */
347 u8 id;
348
349 /* Number of TX DMA descriptors in the descriptor ring */
350 int size;
351
352 /* Index of last TX DMA descriptor that was inserted */
353 int txq_put_index;
354
355 /* Index of the TX DMA descriptor to be cleaned up */
356 int txq_get_index;
357
358 /* Virtual address of the TX DMA descriptors array */
359 struct mvneta_tx_desc *descs;
360
361 /* DMA address of the TX DMA descriptors array */
362 dma_addr_t descs_phys;
363
364 /* Index of the last TX DMA descriptor */
365 int last_desc;
366
367 /* Index of the next TX DMA descriptor to process */
368 int next_desc_to_proc;
369};
370
371struct mvneta_rx_queue {
372 /* rx queue number, in the range 0-7 */
373 u8 id;
374
375 /* num of rx descriptors in the rx descriptor ring */
376 int size;
377
378 /* Virtual address of the RX DMA descriptors array */
379 struct mvneta_rx_desc *descs;
380
381 /* DMA address of the RX DMA descriptors array */
382 dma_addr_t descs_phys;
383
384 /* Index of the last RX DMA descriptor */
385 int last_desc;
386
387 /* Index of the next RX DMA descriptor to process */
388 int next_desc_to_proc;
389};
390
391/* U-Boot doesn't use the queues, so set the number to 1 */
392static int rxq_number = 1;
393static int txq_number = 1;
394static int rxq_def;
395
396struct buffer_location {
397 struct mvneta_tx_desc *tx_descs;
398 struct mvneta_rx_desc *rx_descs;
399 u32 rx_buffers;
400};
401
402/*
403 * All 4 interfaces use the same global buffer, since only one interface
404 * can be enabled at once
405 */
406static struct buffer_location buffer_loc;
407
408/*
409 * Page table entries are set to 1MB, or multiples of 1MB
410 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
411 */
412#define BD_SPACE (1 << 20)
413
Konstantin Porotchkinfb8e2022017-02-16 13:52:27 +0200414/*
415 * Dummy implementation that can be overwritten by a board
416 * specific function
417 */
418__weak int board_network_enable(struct mii_dev *bus)
419{
420 return 0;
421}
422
Stefan Roese3e103812014-10-22 12:13:14 +0200423/* Utility/helper methods */
424
425/* Write helper method */
426static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
427{
428 writel(data, pp->base + offset);
429}
430
431/* Read helper method */
432static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
433{
434 return readl(pp->base + offset);
435}
436
437/* Clear all MIB counters */
438static void mvneta_mib_counters_clear(struct mvneta_port *pp)
439{
440 int i;
441
442 /* Perform dummy reads from MIB counters */
443 for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
444 mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
445}
446
447/* Rx descriptors helper methods */
448
449/* Checks whether the RX descriptor having this status is both the first
450 * and the last descriptor for the RX packet. Each RX packet is currently
451 * received through a single RX descriptor, so not having each RX
452 * descriptor with its first and last bits set is an error
453 */
454static int mvneta_rxq_desc_is_first_last(u32 status)
455{
456 return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
457 MVNETA_RXD_FIRST_LAST_DESC;
458}
459
460/* Add number of descriptors ready to receive new packets */
461static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
462 struct mvneta_rx_queue *rxq,
463 int ndescs)
464{
465 /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
466 * be added at once
467 */
468 while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
469 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
470 (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
471 MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
472 ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
473 }
474
475 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
476 (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
477}
478
479/* Get number of RX descriptors occupied by received packets */
480static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
481 struct mvneta_rx_queue *rxq)
482{
483 u32 val;
484
485 val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
486 return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
487}
488
489/* Update num of rx desc called upon return from rx path or
490 * from mvneta_rxq_drop_pkts().
491 */
492static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
493 struct mvneta_rx_queue *rxq,
494 int rx_done, int rx_filled)
495{
496 u32 val;
497
498 if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
499 val = rx_done |
500 (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
501 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
502 return;
503 }
504
505 /* Only 255 descriptors can be added at once */
506 while ((rx_done > 0) || (rx_filled > 0)) {
507 if (rx_done <= 0xff) {
508 val = rx_done;
509 rx_done = 0;
510 } else {
511 val = 0xff;
512 rx_done -= 0xff;
513 }
514 if (rx_filled <= 0xff) {
515 val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
516 rx_filled = 0;
517 } else {
518 val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
519 rx_filled -= 0xff;
520 }
521 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
522 }
523}
524
525/* Get pointer to next RX descriptor to be processed by SW */
526static struct mvneta_rx_desc *
527mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
528{
529 int rx_desc = rxq->next_desc_to_proc;
530
531 rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
532 return rxq->descs + rx_desc;
533}
534
535/* Tx descriptors helper methods */
536
537/* Update HW with number of TX descriptors to be sent */
538static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
539 struct mvneta_tx_queue *txq,
540 int pend_desc)
541{
542 u32 val;
543
544 /* Only 255 descriptors can be added at once ; Assume caller
Heinrich Schuchardt42376962017-08-29 18:44:37 +0200545 * process TX descriptors in quanta less than 256
Stefan Roese3e103812014-10-22 12:13:14 +0200546 */
547 val = pend_desc;
548 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
549}
550
551/* Get pointer to next TX descriptor to be processed (send) by HW */
552static struct mvneta_tx_desc *
553mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
554{
555 int tx_desc = txq->next_desc_to_proc;
556
557 txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
558 return txq->descs + tx_desc;
559}
560
561/* Set rxq buf size */
562static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
563 struct mvneta_rx_queue *rxq,
564 int buf_size)
565{
566 u32 val;
567
568 val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
569
570 val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
571 val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
572
573 mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
574}
575
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +0200576static int mvneta_port_is_fixed_link(struct mvneta_port *pp)
577{
578 /* phy_addr is set to invalid value for fixed link */
579 return pp->phyaddr > PHY_MAX_ADDR;
580}
581
582
Stefan Roese3e103812014-10-22 12:13:14 +0200583/* Start the Ethernet port RX and TX activity */
584static void mvneta_port_up(struct mvneta_port *pp)
585{
586 int queue;
587 u32 q_map;
588
589 /* Enable all initialized TXs. */
590 mvneta_mib_counters_clear(pp);
591 q_map = 0;
592 for (queue = 0; queue < txq_number; queue++) {
593 struct mvneta_tx_queue *txq = &pp->txqs[queue];
594 if (txq->descs != NULL)
595 q_map |= (1 << queue);
596 }
597 mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
598
599 /* Enable all initialized RXQs. */
600 q_map = 0;
601 for (queue = 0; queue < rxq_number; queue++) {
602 struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
603 if (rxq->descs != NULL)
604 q_map |= (1 << queue);
605 }
606 mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
607}
608
609/* Stop the Ethernet port activity */
610static void mvneta_port_down(struct mvneta_port *pp)
611{
612 u32 val;
613 int count;
614
615 /* Stop Rx port activity. Check port Rx activity. */
616 val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
617
618 /* Issue stop command for active channels only */
619 if (val != 0)
620 mvreg_write(pp, MVNETA_RXQ_CMD,
621 val << MVNETA_RXQ_DISABLE_SHIFT);
622
623 /* Wait for all Rx activity to terminate. */
624 count = 0;
625 do {
626 if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
627 netdev_warn(pp->dev,
628 "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
629 val);
630 break;
631 }
632 mdelay(1);
633
634 val = mvreg_read(pp, MVNETA_RXQ_CMD);
635 } while (val & 0xff);
636
637 /* Stop Tx port activity. Check port Tx activity. Issue stop
638 * command for active channels only
639 */
640 val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
641
642 if (val != 0)
643 mvreg_write(pp, MVNETA_TXQ_CMD,
644 (val << MVNETA_TXQ_DISABLE_SHIFT));
645
646 /* Wait for all Tx activity to terminate. */
647 count = 0;
648 do {
649 if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
650 netdev_warn(pp->dev,
651 "TIMEOUT for TX stopped status=0x%08x\n",
652 val);
653 break;
654 }
655 mdelay(1);
656
657 /* Check TX Command reg that all Txqs are stopped */
658 val = mvreg_read(pp, MVNETA_TXQ_CMD);
659
660 } while (val & 0xff);
661
662 /* Double check to verify that TX FIFO is empty */
663 count = 0;
664 do {
665 if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
666 netdev_warn(pp->dev,
667 "TX FIFO empty timeout status=0x08%x\n",
668 val);
669 break;
670 }
671 mdelay(1);
672
673 val = mvreg_read(pp, MVNETA_PORT_STATUS);
674 } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
675 (val & MVNETA_TX_IN_PRGRS));
676
677 udelay(200);
678}
679
680/* Enable the port by setting the port enable bit of the MAC control register */
681static void mvneta_port_enable(struct mvneta_port *pp)
682{
683 u32 val;
684
685 /* Enable port */
686 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
687 val |= MVNETA_GMAC0_PORT_ENABLE;
688 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
689}
690
691/* Disable the port and wait for about 200 usec before retuning */
692static void mvneta_port_disable(struct mvneta_port *pp)
693{
694 u32 val;
695
696 /* Reset the Enable bit in the Serial Control Register */
697 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
698 val &= ~MVNETA_GMAC0_PORT_ENABLE;
699 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
700
701 udelay(200);
702}
703
704/* Multicast tables methods */
705
706/* Set all entries in Unicast MAC Table; queue==-1 means reject all */
707static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
708{
709 int offset;
710 u32 val;
711
712 if (queue == -1) {
713 val = 0;
714 } else {
715 val = 0x1 | (queue << 1);
716 val |= (val << 24) | (val << 16) | (val << 8);
717 }
718
719 for (offset = 0; offset <= 0xc; offset += 4)
720 mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
721}
722
723/* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
724static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
725{
726 int offset;
727 u32 val;
728
729 if (queue == -1) {
730 val = 0;
731 } else {
732 val = 0x1 | (queue << 1);
733 val |= (val << 24) | (val << 16) | (val << 8);
734 }
735
736 for (offset = 0; offset <= 0xfc; offset += 4)
737 mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
738}
739
740/* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
741static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
742{
743 int offset;
744 u32 val;
745
746 if (queue == -1) {
747 memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
748 val = 0;
749 } else {
750 memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
751 val = 0x1 | (queue << 1);
752 val |= (val << 24) | (val << 16) | (val << 8);
753 }
754
755 for (offset = 0; offset <= 0xfc; offset += 4)
756 mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
757}
758
759/* This method sets defaults to the NETA port:
760 * Clears interrupt Cause and Mask registers.
761 * Clears all MAC tables.
762 * Sets defaults to all registers.
763 * Resets RX and TX descriptor rings.
764 * Resets PHY.
765 * This method can be called after mvneta_port_down() to return the port
766 * settings to defaults.
767 */
768static void mvneta_defaults_set(struct mvneta_port *pp)
769{
770 int cpu;
771 int queue;
772 u32 val;
773
774 /* Clear all Cause registers */
775 mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
776 mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
777 mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
778
779 /* Mask all interrupts */
780 mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
781 mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
782 mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
783 mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
784
785 /* Enable MBUS Retry bit16 */
786 mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
787
788 /* Set CPU queue access map - all CPUs have access to all RX
789 * queues and to all TX queues
790 */
791 for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++)
792 mvreg_write(pp, MVNETA_CPU_MAP(cpu),
793 (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
794 MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
795
796 /* Reset RX and TX DMAs */
797 mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
798 mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
799
800 /* Disable Legacy WRR, Disable EJP, Release from reset */
801 mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
802 for (queue = 0; queue < txq_number; queue++) {
803 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
804 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
805 }
806
807 mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
808 mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
809
810 /* Set Port Acceleration Mode */
811 val = MVNETA_ACC_MODE_EXT;
812 mvreg_write(pp, MVNETA_ACC_MODE, val);
813
814 /* Update val of portCfg register accordingly with all RxQueue types */
815 val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
816 mvreg_write(pp, MVNETA_PORT_CONFIG, val);
817
818 val = 0;
819 mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
820 mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
821
822 /* Build PORT_SDMA_CONFIG_REG */
823 val = 0;
824
825 /* Default burst size */
826 val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
827 val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
828 val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
829
830 /* Assign port SDMA configuration */
831 mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
832
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +0200833 /* Enable PHY polling in hardware if not in fixed-link mode */
834 if (!mvneta_port_is_fixed_link(pp)) {
835 val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
836 val |= MVNETA_PHY_POLLING_ENABLE;
837 mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
838 }
Stefan Roese3e103812014-10-22 12:13:14 +0200839
840 mvneta_set_ucast_table(pp, -1);
841 mvneta_set_special_mcast_table(pp, -1);
842 mvneta_set_other_mcast_table(pp, -1);
843}
844
845/* Set unicast address */
846static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
847 int queue)
848{
849 unsigned int unicast_reg;
850 unsigned int tbl_offset;
851 unsigned int reg_offset;
852
853 /* Locate the Unicast table entry */
854 last_nibble = (0xf & last_nibble);
855
856 /* offset from unicast tbl base */
857 tbl_offset = (last_nibble / 4) * 4;
858
859 /* offset within the above reg */
860 reg_offset = last_nibble % 4;
861
862 unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
863
864 if (queue == -1) {
865 /* Clear accepts frame bit at specified unicast DA tbl entry */
866 unicast_reg &= ~(0xff << (8 * reg_offset));
867 } else {
868 unicast_reg &= ~(0xff << (8 * reg_offset));
869 unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
870 }
871
872 mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
873}
874
875/* Set mac address */
876static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
877 int queue)
878{
879 unsigned int mac_h;
880 unsigned int mac_l;
881
882 if (queue != -1) {
883 mac_l = (addr[4] << 8) | (addr[5]);
884 mac_h = (addr[0] << 24) | (addr[1] << 16) |
885 (addr[2] << 8) | (addr[3] << 0);
886
887 mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
888 mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
889 }
890
891 /* Accept frames of this address */
892 mvneta_set_ucast_addr(pp, addr[5], queue);
893}
894
Matt Pelland668a5f22018-03-27 13:18:25 -0400895static int mvneta_write_hwaddr(struct udevice *dev)
896{
897 mvneta_mac_addr_set(dev_get_priv(dev),
898 ((struct eth_pdata *)dev_get_platdata(dev))->enetaddr,
899 rxq_def);
900
901 return 0;
902}
903
Stefan Roese3e103812014-10-22 12:13:14 +0200904/* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
905static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
906 u32 phys_addr, u32 cookie)
907{
908 rx_desc->buf_cookie = cookie;
909 rx_desc->buf_phys_addr = phys_addr;
910}
911
912/* Decrement sent descriptors counter */
913static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
914 struct mvneta_tx_queue *txq,
915 int sent_desc)
916{
917 u32 val;
918
919 /* Only 255 TX descriptors can be updated at once */
920 while (sent_desc > 0xff) {
921 val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
922 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
923 sent_desc = sent_desc - 0xff;
924 }
925
926 val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
927 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
928}
929
930/* Get number of TX descriptors already sent by HW */
931static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
932 struct mvneta_tx_queue *txq)
933{
934 u32 val;
935 int sent_desc;
936
937 val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
938 sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
939 MVNETA_TXQ_SENT_DESC_SHIFT;
940
941 return sent_desc;
942}
943
944/* Display more error info */
945static void mvneta_rx_error(struct mvneta_port *pp,
946 struct mvneta_rx_desc *rx_desc)
947{
948 u32 status = rx_desc->status;
949
950 if (!mvneta_rxq_desc_is_first_last(status)) {
951 netdev_err(pp->dev,
952 "bad rx status %08x (buffer oversize), size=%d\n",
953 status, rx_desc->data_size);
954 return;
955 }
956
957 switch (status & MVNETA_RXD_ERR_CODE_MASK) {
958 case MVNETA_RXD_ERR_CRC:
959 netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
960 status, rx_desc->data_size);
961 break;
962 case MVNETA_RXD_ERR_OVERRUN:
963 netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
964 status, rx_desc->data_size);
965 break;
966 case MVNETA_RXD_ERR_LEN:
967 netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
968 status, rx_desc->data_size);
969 break;
970 case MVNETA_RXD_ERR_RESOURCE:
971 netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
972 status, rx_desc->data_size);
973 break;
974 }
975}
976
977static struct mvneta_rx_queue *mvneta_rxq_handle_get(struct mvneta_port *pp,
978 int rxq)
979{
980 return &pp->rxqs[rxq];
981}
982
983
984/* Drop packets received by the RXQ and free buffers */
985static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
986 struct mvneta_rx_queue *rxq)
987{
988 int rx_done;
989
990 rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
991 if (rx_done)
992 mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
993}
994
995/* Handle rxq fill: allocates rxq skbs; called when initializing a port */
996static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
997 int num)
998{
999 int i;
1000
1001 for (i = 0; i < num; i++) {
1002 u32 addr;
1003
1004 /* U-Boot special: Fill in the rx buffer addresses */
1005 addr = buffer_loc.rx_buffers + (i * RX_BUFFER_SIZE);
1006 mvneta_rx_desc_fill(rxq->descs + i, addr, addr);
1007 }
1008
1009 /* Add this number of RX descriptors as non occupied (ready to
1010 * get packets)
1011 */
1012 mvneta_rxq_non_occup_desc_add(pp, rxq, i);
1013
1014 return 0;
1015}
1016
1017/* Rx/Tx queue initialization/cleanup methods */
1018
1019/* Create a specified RX queue */
1020static int mvneta_rxq_init(struct mvneta_port *pp,
1021 struct mvneta_rx_queue *rxq)
1022
1023{
1024 rxq->size = pp->rx_ring_size;
1025
1026 /* Allocate memory for RX descriptors */
1027 rxq->descs_phys = (dma_addr_t)rxq->descs;
1028 if (rxq->descs == NULL)
1029 return -ENOMEM;
1030
Jon Nettleton543efd12018-05-30 08:52:29 +03001031 WARN_ON(rxq->descs != PTR_ALIGN(rxq->descs, ARCH_DMA_MINALIGN));
1032
Stefan Roese3e103812014-10-22 12:13:14 +02001033 rxq->last_desc = rxq->size - 1;
1034
1035 /* Set Rx descriptors queue starting address */
1036 mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
1037 mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
1038
1039 /* Fill RXQ with buffers from RX pool */
1040 mvneta_rxq_buf_size_set(pp, rxq, RX_BUFFER_SIZE);
1041 mvneta_rxq_fill(pp, rxq, rxq->size);
1042
1043 return 0;
1044}
1045
1046/* Cleanup Rx queue */
1047static void mvneta_rxq_deinit(struct mvneta_port *pp,
1048 struct mvneta_rx_queue *rxq)
1049{
1050 mvneta_rxq_drop_pkts(pp, rxq);
1051
1052 rxq->descs = NULL;
1053 rxq->last_desc = 0;
1054 rxq->next_desc_to_proc = 0;
1055 rxq->descs_phys = 0;
1056}
1057
1058/* Create and initialize a tx queue */
1059static int mvneta_txq_init(struct mvneta_port *pp,
1060 struct mvneta_tx_queue *txq)
1061{
1062 txq->size = pp->tx_ring_size;
1063
1064 /* Allocate memory for TX descriptors */
Stefan Roese6564d992016-05-19 18:09:17 +02001065 txq->descs_phys = (dma_addr_t)txq->descs;
Stefan Roese3e103812014-10-22 12:13:14 +02001066 if (txq->descs == NULL)
1067 return -ENOMEM;
1068
Jon Nettleton543efd12018-05-30 08:52:29 +03001069 WARN_ON(txq->descs != PTR_ALIGN(txq->descs, ARCH_DMA_MINALIGN));
1070
Stefan Roese3e103812014-10-22 12:13:14 +02001071 txq->last_desc = txq->size - 1;
1072
1073 /* Set maximum bandwidth for enabled TXQs */
1074 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
1075 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
1076
1077 /* Set Tx descriptors queue starting address */
1078 mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
1079 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
1080
1081 return 0;
1082}
1083
1084/* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
1085static void mvneta_txq_deinit(struct mvneta_port *pp,
1086 struct mvneta_tx_queue *txq)
1087{
1088 txq->descs = NULL;
1089 txq->last_desc = 0;
1090 txq->next_desc_to_proc = 0;
1091 txq->descs_phys = 0;
1092
1093 /* Set minimum bandwidth for disabled TXQs */
1094 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
1095 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
1096
1097 /* Set Tx descriptors queue starting address and size */
1098 mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
1099 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
1100}
1101
1102/* Cleanup all Tx queues */
1103static void mvneta_cleanup_txqs(struct mvneta_port *pp)
1104{
1105 int queue;
1106
1107 for (queue = 0; queue < txq_number; queue++)
1108 mvneta_txq_deinit(pp, &pp->txqs[queue]);
1109}
1110
1111/* Cleanup all Rx queues */
1112static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
1113{
1114 int queue;
1115
1116 for (queue = 0; queue < rxq_number; queue++)
1117 mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
1118}
1119
1120
1121/* Init all Rx queues */
1122static int mvneta_setup_rxqs(struct mvneta_port *pp)
1123{
1124 int queue;
1125
1126 for (queue = 0; queue < rxq_number; queue++) {
1127 int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
1128 if (err) {
1129 netdev_err(pp->dev, "%s: can't create rxq=%d\n",
1130 __func__, queue);
1131 mvneta_cleanup_rxqs(pp);
1132 return err;
1133 }
1134 }
1135
1136 return 0;
1137}
1138
1139/* Init all tx queues */
1140static int mvneta_setup_txqs(struct mvneta_port *pp)
1141{
1142 int queue;
1143
1144 for (queue = 0; queue < txq_number; queue++) {
1145 int err = mvneta_txq_init(pp, &pp->txqs[queue]);
1146 if (err) {
1147 netdev_err(pp->dev, "%s: can't create txq=%d\n",
1148 __func__, queue);
1149 mvneta_cleanup_txqs(pp);
1150 return err;
1151 }
1152 }
1153
1154 return 0;
1155}
1156
1157static void mvneta_start_dev(struct mvneta_port *pp)
1158{
1159 /* start the Rx/Tx activity */
1160 mvneta_port_enable(pp);
1161}
1162
Stefan Roese05b38c12015-11-19 07:46:15 +01001163static void mvneta_adjust_link(struct udevice *dev)
Stefan Roese3e103812014-10-22 12:13:14 +02001164{
Stefan Roese05b38c12015-11-19 07:46:15 +01001165 struct mvneta_port *pp = dev_get_priv(dev);
Stefan Roese3e103812014-10-22 12:13:14 +02001166 struct phy_device *phydev = pp->phydev;
1167 int status_change = 0;
1168
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001169 if (mvneta_port_is_fixed_link(pp)) {
1170 debug("Using fixed link, skip link adjust\n");
1171 return;
1172 }
1173
Stefan Roese3e103812014-10-22 12:13:14 +02001174 if (phydev->link) {
1175 if ((pp->speed != phydev->speed) ||
1176 (pp->duplex != phydev->duplex)) {
1177 u32 val;
1178
1179 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1180 val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
1181 MVNETA_GMAC_CONFIG_GMII_SPEED |
1182 MVNETA_GMAC_CONFIG_FULL_DUPLEX |
1183 MVNETA_GMAC_AN_SPEED_EN |
1184 MVNETA_GMAC_AN_DUPLEX_EN);
1185
1186 if (phydev->duplex)
1187 val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
1188
1189 if (phydev->speed == SPEED_1000)
1190 val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
1191 else
1192 val |= MVNETA_GMAC_CONFIG_MII_SPEED;
1193
1194 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1195
1196 pp->duplex = phydev->duplex;
1197 pp->speed = phydev->speed;
1198 }
1199 }
1200
1201 if (phydev->link != pp->link) {
1202 if (!phydev->link) {
1203 pp->duplex = -1;
1204 pp->speed = 0;
1205 }
1206
1207 pp->link = phydev->link;
1208 status_change = 1;
1209 }
1210
1211 if (status_change) {
1212 if (phydev->link) {
1213 u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1214 val |= (MVNETA_GMAC_FORCE_LINK_PASS |
1215 MVNETA_GMAC_FORCE_LINK_DOWN);
1216 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1217 mvneta_port_up(pp);
1218 } else {
1219 mvneta_port_down(pp);
1220 }
1221 }
1222}
1223
Stefan Roese05b38c12015-11-19 07:46:15 +01001224static int mvneta_open(struct udevice *dev)
Stefan Roese3e103812014-10-22 12:13:14 +02001225{
Stefan Roese05b38c12015-11-19 07:46:15 +01001226 struct mvneta_port *pp = dev_get_priv(dev);
Stefan Roese3e103812014-10-22 12:13:14 +02001227 int ret;
1228
1229 ret = mvneta_setup_rxqs(pp);
1230 if (ret)
1231 return ret;
1232
1233 ret = mvneta_setup_txqs(pp);
1234 if (ret)
1235 return ret;
1236
1237 mvneta_adjust_link(dev);
1238
1239 mvneta_start_dev(pp);
1240
1241 return 0;
1242}
1243
1244/* Initialize hw */
Stefan Roese05b38c12015-11-19 07:46:15 +01001245static int mvneta_init2(struct mvneta_port *pp)
Stefan Roese3e103812014-10-22 12:13:14 +02001246{
1247 int queue;
1248
1249 /* Disable port */
1250 mvneta_port_disable(pp);
1251
1252 /* Set port default values */
1253 mvneta_defaults_set(pp);
1254
1255 pp->txqs = kzalloc(txq_number * sizeof(struct mvneta_tx_queue),
1256 GFP_KERNEL);
1257 if (!pp->txqs)
1258 return -ENOMEM;
1259
1260 /* U-Boot special: use preallocated area */
1261 pp->txqs[0].descs = buffer_loc.tx_descs;
1262
1263 /* Initialize TX descriptor rings */
1264 for (queue = 0; queue < txq_number; queue++) {
1265 struct mvneta_tx_queue *txq = &pp->txqs[queue];
1266 txq->id = queue;
1267 txq->size = pp->tx_ring_size;
1268 }
1269
1270 pp->rxqs = kzalloc(rxq_number * sizeof(struct mvneta_rx_queue),
1271 GFP_KERNEL);
1272 if (!pp->rxqs) {
1273 kfree(pp->txqs);
1274 return -ENOMEM;
1275 }
1276
1277 /* U-Boot special: use preallocated area */
1278 pp->rxqs[0].descs = buffer_loc.rx_descs;
1279
1280 /* Create Rx descriptor rings */
1281 for (queue = 0; queue < rxq_number; queue++) {
1282 struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
1283 rxq->id = queue;
1284 rxq->size = pp->rx_ring_size;
1285 }
1286
1287 return 0;
1288}
1289
1290/* platform glue : initialize decoding windows */
Stefan Roese572be4a2016-05-19 17:46:36 +02001291
1292/*
1293 * Not like A380, in Armada3700, there are two layers of decode windows for GBE:
1294 * First layer is: GbE Address window that resides inside the GBE unit,
1295 * Second layer is: Fabric address window which is located in the NIC400
1296 * (South Fabric).
1297 * To simplify the address decode configuration for Armada3700, we bypass the
1298 * first layer of GBE decode window by setting the first window to 4GB.
1299 */
1300static void mvneta_bypass_mbus_windows(struct mvneta_port *pp)
1301{
1302 /*
1303 * Set window size to 4GB, to bypass GBE address decode, leave the
1304 * work to MBUS decode window
1305 */
1306 mvreg_write(pp, MVNETA_WIN_SIZE(0), MVNETA_WIN_SIZE_MASK);
1307
1308 /* Enable GBE address decode window 0 by set bit 0 to 0 */
1309 clrbits_le32(pp->base + MVNETA_BASE_ADDR_ENABLE,
1310 MVNETA_BASE_ADDR_ENABLE_BIT);
1311
1312 /* Set GBE address decode window 0 to full Access (read or write) */
1313 setbits_le32(pp->base + MVNETA_PORT_ACCESS_PROTECT,
1314 MVNETA_PORT_ACCESS_PROTECT_WIN0_RW);
1315}
1316
Stefan Roese3e103812014-10-22 12:13:14 +02001317static void mvneta_conf_mbus_windows(struct mvneta_port *pp)
1318{
1319 const struct mbus_dram_target_info *dram;
1320 u32 win_enable;
1321 u32 win_protect;
1322 int i;
1323
1324 dram = mvebu_mbus_dram_info();
1325 for (i = 0; i < 6; i++) {
1326 mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
1327 mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
1328
1329 if (i < 4)
1330 mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
1331 }
1332
1333 win_enable = 0x3f;
1334 win_protect = 0;
1335
1336 for (i = 0; i < dram->num_cs; i++) {
1337 const struct mbus_dram_window *cs = dram->cs + i;
1338 mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
1339 (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
1340
1341 mvreg_write(pp, MVNETA_WIN_SIZE(i),
1342 (cs->size - 1) & 0xffff0000);
1343
1344 win_enable &= ~(1 << i);
1345 win_protect |= 3 << (2 * i);
1346 }
1347
1348 mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
1349}
1350
1351/* Power up the port */
1352static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
1353{
1354 u32 ctrl;
1355
1356 /* MAC Cause register should be cleared */
1357 mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
1358
1359 ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
1360
1361 /* Even though it might look weird, when we're configured in
1362 * SGMII or QSGMII mode, the RGMII bit needs to be set.
1363 */
1364 switch (phy_mode) {
1365 case PHY_INTERFACE_MODE_QSGMII:
1366 mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
1367 ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
1368 break;
1369 case PHY_INTERFACE_MODE_SGMII:
1370 mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
1371 ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
1372 break;
1373 case PHY_INTERFACE_MODE_RGMII:
1374 case PHY_INTERFACE_MODE_RGMII_ID:
1375 ctrl |= MVNETA_GMAC2_PORT_RGMII;
1376 break;
1377 default:
1378 return -EINVAL;
1379 }
1380
1381 /* Cancel Port Reset */
1382 ctrl &= ~MVNETA_GMAC2_PORT_RESET;
1383 mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
1384
1385 while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
1386 MVNETA_GMAC2_PORT_RESET) != 0)
1387 continue;
1388
1389 return 0;
1390}
1391
1392/* Device initialization routine */
Stefan Roese05b38c12015-11-19 07:46:15 +01001393static int mvneta_init(struct udevice *dev)
Stefan Roese3e103812014-10-22 12:13:14 +02001394{
Stefan Roese05b38c12015-11-19 07:46:15 +01001395 struct eth_pdata *pdata = dev_get_platdata(dev);
1396 struct mvneta_port *pp = dev_get_priv(dev);
Stefan Roese3e103812014-10-22 12:13:14 +02001397 int err;
1398
1399 pp->tx_ring_size = MVNETA_MAX_TXD;
1400 pp->rx_ring_size = MVNETA_MAX_RXD;
1401
Stefan Roese05b38c12015-11-19 07:46:15 +01001402 err = mvneta_init2(pp);
Stefan Roese3e103812014-10-22 12:13:14 +02001403 if (err < 0) {
1404 dev_err(&pdev->dev, "can't init eth hal\n");
1405 return err;
1406 }
1407
Stefan Roese05b38c12015-11-19 07:46:15 +01001408 mvneta_mac_addr_set(pp, pdata->enetaddr, rxq_def);
Stefan Roese3e103812014-10-22 12:13:14 +02001409
1410 err = mvneta_port_power_up(pp, pp->phy_interface);
1411 if (err < 0) {
1412 dev_err(&pdev->dev, "can't power up port\n");
1413 return err;
1414 }
1415
1416 /* Call open() now as it needs to be done before runing send() */
1417 mvneta_open(dev);
1418
1419 return 0;
1420}
1421
1422/* U-Boot only functions follow here */
1423
1424/* SMI / MDIO functions */
1425
1426static int smi_wait_ready(struct mvneta_port *pp)
1427{
1428 u32 timeout = MVNETA_SMI_TIMEOUT;
1429 u32 smi_reg;
1430
1431 /* wait till the SMI is not busy */
1432 do {
1433 /* read smi register */
1434 smi_reg = mvreg_read(pp, MVNETA_SMI);
1435 if (timeout-- == 0) {
1436 printf("Error: SMI busy timeout\n");
1437 return -EFAULT;
1438 }
1439 } while (smi_reg & MVNETA_SMI_BUSY);
1440
1441 return 0;
1442}
1443
1444/*
Stefan Roese05b38c12015-11-19 07:46:15 +01001445 * mvneta_mdio_read - miiphy_read callback function.
Stefan Roese3e103812014-10-22 12:13:14 +02001446 *
1447 * Returns 16bit phy register value, or 0xffff on error
1448 */
Stefan Roese05b38c12015-11-19 07:46:15 +01001449static int mvneta_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
Stefan Roese3e103812014-10-22 12:13:14 +02001450{
Stefan Roese05b38c12015-11-19 07:46:15 +01001451 struct mvneta_port *pp = bus->priv;
Stefan Roese3e103812014-10-22 12:13:14 +02001452 u32 smi_reg;
1453 u32 timeout;
1454
1455 /* check parameters */
Stefan Roese05b38c12015-11-19 07:46:15 +01001456 if (addr > MVNETA_PHY_ADDR_MASK) {
1457 printf("Error: Invalid PHY address %d\n", addr);
Stefan Roese3e103812014-10-22 12:13:14 +02001458 return -EFAULT;
1459 }
1460
Stefan Roese05b38c12015-11-19 07:46:15 +01001461 if (reg > MVNETA_PHY_REG_MASK) {
1462 printf("Err: Invalid register offset %d\n", reg);
Stefan Roese3e103812014-10-22 12:13:14 +02001463 return -EFAULT;
1464 }
1465
1466 /* wait till the SMI is not busy */
1467 if (smi_wait_ready(pp) < 0)
1468 return -EFAULT;
1469
1470 /* fill the phy address and regiser offset and read opcode */
Stefan Roese05b38c12015-11-19 07:46:15 +01001471 smi_reg = (addr << MVNETA_SMI_DEV_ADDR_OFFS)
1472 | (reg << MVNETA_SMI_REG_ADDR_OFFS)
Stefan Roese3e103812014-10-22 12:13:14 +02001473 | MVNETA_SMI_OPCODE_READ;
1474
1475 /* write the smi register */
1476 mvreg_write(pp, MVNETA_SMI, smi_reg);
1477
Stefan Roese05b38c12015-11-19 07:46:15 +01001478 /* wait till read value is ready */
Stefan Roese3e103812014-10-22 12:13:14 +02001479 timeout = MVNETA_SMI_TIMEOUT;
1480
1481 do {
1482 /* read smi register */
1483 smi_reg = mvreg_read(pp, MVNETA_SMI);
1484 if (timeout-- == 0) {
1485 printf("Err: SMI read ready timeout\n");
1486 return -EFAULT;
1487 }
1488 } while (!(smi_reg & MVNETA_SMI_READ_VALID));
1489
1490 /* Wait for the data to update in the SMI register */
1491 for (timeout = 0; timeout < MVNETA_SMI_TIMEOUT; timeout++)
1492 ;
1493
Stefan Roese05b38c12015-11-19 07:46:15 +01001494 return mvreg_read(pp, MVNETA_SMI) & MVNETA_SMI_DATA_MASK;
Stefan Roese3e103812014-10-22 12:13:14 +02001495}
1496
1497/*
Stefan Roese05b38c12015-11-19 07:46:15 +01001498 * mvneta_mdio_write - miiphy_write callback function.
Stefan Roese3e103812014-10-22 12:13:14 +02001499 *
1500 * Returns 0 if write succeed, -EINVAL on bad parameters
1501 * -ETIME on timeout
1502 */
Stefan Roese05b38c12015-11-19 07:46:15 +01001503static int mvneta_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
1504 u16 value)
Stefan Roese3e103812014-10-22 12:13:14 +02001505{
Stefan Roese05b38c12015-11-19 07:46:15 +01001506 struct mvneta_port *pp = bus->priv;
Stefan Roese3e103812014-10-22 12:13:14 +02001507 u32 smi_reg;
1508
1509 /* check parameters */
Stefan Roese05b38c12015-11-19 07:46:15 +01001510 if (addr > MVNETA_PHY_ADDR_MASK) {
1511 printf("Error: Invalid PHY address %d\n", addr);
Stefan Roese3e103812014-10-22 12:13:14 +02001512 return -EFAULT;
1513 }
1514
Stefan Roese05b38c12015-11-19 07:46:15 +01001515 if (reg > MVNETA_PHY_REG_MASK) {
1516 printf("Err: Invalid register offset %d\n", reg);
Stefan Roese3e103812014-10-22 12:13:14 +02001517 return -EFAULT;
1518 }
1519
1520 /* wait till the SMI is not busy */
1521 if (smi_wait_ready(pp) < 0)
1522 return -EFAULT;
1523
1524 /* fill the phy addr and reg offset and write opcode and data */
Stefan Roese05b38c12015-11-19 07:46:15 +01001525 smi_reg = value << MVNETA_SMI_DATA_OFFS;
1526 smi_reg |= (addr << MVNETA_SMI_DEV_ADDR_OFFS)
1527 | (reg << MVNETA_SMI_REG_ADDR_OFFS);
Stefan Roese3e103812014-10-22 12:13:14 +02001528 smi_reg &= ~MVNETA_SMI_OPCODE_READ;
1529
1530 /* write the smi register */
1531 mvreg_write(pp, MVNETA_SMI, smi_reg);
1532
1533 return 0;
1534}
1535
Stefan Roese05b38c12015-11-19 07:46:15 +01001536static int mvneta_start(struct udevice *dev)
Stefan Roese3e103812014-10-22 12:13:14 +02001537{
Stefan Roese05b38c12015-11-19 07:46:15 +01001538 struct mvneta_port *pp = dev_get_priv(dev);
Stefan Roese3e103812014-10-22 12:13:14 +02001539 struct phy_device *phydev;
1540
1541 mvneta_port_power_up(pp, pp->phy_interface);
1542
1543 if (!pp->init || pp->link == 0) {
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001544 if (mvneta_port_is_fixed_link(pp)) {
1545 u32 val;
Stefan Roese3e103812014-10-22 12:13:14 +02001546
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001547 pp->init = 1;
1548 pp->link = 1;
1549 mvneta_init(dev);
Stefan Roese3e103812014-10-22 12:13:14 +02001550
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001551 val = MVNETA_GMAC_FORCE_LINK_UP |
1552 MVNETA_GMAC_IB_BYPASS_AN_EN |
1553 MVNETA_GMAC_SET_FC_EN |
1554 MVNETA_GMAC_ADVERT_FC_EN |
1555 MVNETA_GMAC_SAMPLE_TX_CFG_EN;
1556
1557 if (pp->duplex)
1558 val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
1559
1560 if (pp->speed == SPEED_1000)
1561 val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
1562 else if (pp->speed == SPEED_100)
1563 val |= MVNETA_GMAC_CONFIG_MII_SPEED;
1564
1565 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1566 } else {
1567 /* Set phy address of the port */
1568 mvreg_write(pp, MVNETA_PHY_ADDR, pp->phyaddr);
1569
1570 phydev = phy_connect(pp->bus, pp->phyaddr, dev,
1571 pp->phy_interface);
Marek Behún075ccb12018-04-24 17:21:29 +02001572 if (!phydev) {
1573 printf("phy_connect failed\n");
1574 return -ENODEV;
1575 }
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001576
1577 pp->phydev = phydev;
1578 phy_config(phydev);
1579 phy_startup(phydev);
1580 if (!phydev->link) {
1581 printf("%s: No link.\n", phydev->dev->name);
1582 return -1;
1583 }
1584
1585 /* Full init on first call */
1586 mvneta_init(dev);
1587 pp->init = 1;
1588 return 0;
1589 }
Stefan Roese3e103812014-10-22 12:13:14 +02001590 }
1591
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001592 /* Upon all following calls, this is enough */
1593 mvneta_port_up(pp);
1594 mvneta_port_enable(pp);
1595
Stefan Roese3e103812014-10-22 12:13:14 +02001596 return 0;
1597}
1598
Stefan Roese05b38c12015-11-19 07:46:15 +01001599static int mvneta_send(struct udevice *dev, void *packet, int length)
Stefan Roese3e103812014-10-22 12:13:14 +02001600{
Stefan Roese05b38c12015-11-19 07:46:15 +01001601 struct mvneta_port *pp = dev_get_priv(dev);
Stefan Roese3e103812014-10-22 12:13:14 +02001602 struct mvneta_tx_queue *txq = &pp->txqs[0];
1603 struct mvneta_tx_desc *tx_desc;
1604 int sent_desc;
1605 u32 timeout = 0;
1606
1607 /* Get a descriptor for the first part of the packet */
1608 tx_desc = mvneta_txq_next_desc_get(txq);
1609
Stefan Roese6564d992016-05-19 18:09:17 +02001610 tx_desc->buf_phys_addr = (u32)(uintptr_t)packet;
Stefan Roese05b38c12015-11-19 07:46:15 +01001611 tx_desc->data_size = length;
Stefan Roese6564d992016-05-19 18:09:17 +02001612 flush_dcache_range((ulong)packet,
1613 (ulong)packet + ALIGN(length, PKTALIGN));
Stefan Roese3e103812014-10-22 12:13:14 +02001614
1615 /* First and Last descriptor */
1616 tx_desc->command = MVNETA_TX_L4_CSUM_NOT | MVNETA_TXD_FLZ_DESC;
1617 mvneta_txq_pend_desc_add(pp, txq, 1);
1618
1619 /* Wait for packet to be sent (queue might help with speed here) */
1620 sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1621 while (!sent_desc) {
1622 if (timeout++ > 10000) {
1623 printf("timeout: packet not sent\n");
1624 return -1;
1625 }
1626 sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1627 }
1628
1629 /* txDone has increased - hw sent packet */
1630 mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
Stefan Roese3e103812014-10-22 12:13:14 +02001631
1632 return 0;
1633}
1634
Stefan Roese05b38c12015-11-19 07:46:15 +01001635static int mvneta_recv(struct udevice *dev, int flags, uchar **packetp)
Stefan Roese3e103812014-10-22 12:13:14 +02001636{
Stefan Roese05b38c12015-11-19 07:46:15 +01001637 struct mvneta_port *pp = dev_get_priv(dev);
Stefan Roese3e103812014-10-22 12:13:14 +02001638 int rx_done;
Stefan Roese3e103812014-10-22 12:13:14 +02001639 struct mvneta_rx_queue *rxq;
Stefan Roese05b38c12015-11-19 07:46:15 +01001640 int rx_bytes = 0;
Stefan Roese3e103812014-10-22 12:13:14 +02001641
1642 /* get rx queue */
1643 rxq = mvneta_rxq_handle_get(pp, rxq_def);
1644 rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
Stefan Roese3e103812014-10-22 12:13:14 +02001645
Stefan Roese05b38c12015-11-19 07:46:15 +01001646 if (rx_done) {
Stefan Roese3e103812014-10-22 12:13:14 +02001647 struct mvneta_rx_desc *rx_desc;
1648 unsigned char *data;
1649 u32 rx_status;
Stefan Roese3e103812014-10-22 12:13:14 +02001650
1651 /*
1652 * No cache invalidation needed here, since the desc's are
1653 * located in a uncached memory region
1654 */
1655 rx_desc = mvneta_rxq_next_desc_get(rxq);
1656
1657 rx_status = rx_desc->status;
1658 if (!mvneta_rxq_desc_is_first_last(rx_status) ||
1659 (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
1660 mvneta_rx_error(pp, rx_desc);
1661 /* leave the descriptor untouched */
Stefan Roese05b38c12015-11-19 07:46:15 +01001662 return -EIO;
Stefan Roese3e103812014-10-22 12:13:14 +02001663 }
1664
1665 /* 2 bytes for marvell header. 4 bytes for crc */
1666 rx_bytes = rx_desc->data_size - 6;
1667
1668 /* give packet to stack - skip on first 2 bytes */
Stefan Roese6564d992016-05-19 18:09:17 +02001669 data = (u8 *)(uintptr_t)rx_desc->buf_cookie + 2;
Stefan Roese3e103812014-10-22 12:13:14 +02001670 /*
1671 * No cache invalidation needed here, since the rx_buffer's are
1672 * located in a uncached memory region
1673 */
Stefan Roese05b38c12015-11-19 07:46:15 +01001674 *packetp = data;
Stefan Roese3e103812014-10-22 12:13:14 +02001675
Jason Brownc7bc1832017-11-28 11:12:43 -08001676 /*
1677 * Only mark one descriptor as free
1678 * since only one was processed
1679 */
1680 mvneta_rxq_desc_num_update(pp, rxq, 1, 1);
Stefan Roese05b38c12015-11-19 07:46:15 +01001681 }
Stefan Roese3e103812014-10-22 12:13:14 +02001682
Stefan Roese05b38c12015-11-19 07:46:15 +01001683 return rx_bytes;
Stefan Roese3e103812014-10-22 12:13:14 +02001684}
1685
Stefan Roese05b38c12015-11-19 07:46:15 +01001686static int mvneta_probe(struct udevice *dev)
Stefan Roese3e103812014-10-22 12:13:14 +02001687{
Stefan Roese05b38c12015-11-19 07:46:15 +01001688 struct eth_pdata *pdata = dev_get_platdata(dev);
1689 struct mvneta_port *pp = dev_get_priv(dev);
1690 void *blob = (void *)gd->fdt_blob;
Simon Glassdd79d6e2017-01-17 16:52:55 -07001691 int node = dev_of_offset(dev);
Stefan Roese05b38c12015-11-19 07:46:15 +01001692 struct mii_dev *bus;
1693 unsigned long addr;
Stefan Roese3e103812014-10-22 12:13:14 +02001694 void *bd_space;
Konstantin Porotchkinfb8e2022017-02-16 13:52:27 +02001695 int ret;
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001696 int fl_node;
Stefan Roese3e103812014-10-22 12:13:14 +02001697
Stefan Roese3e103812014-10-22 12:13:14 +02001698 /*
1699 * Allocate buffer area for descs and rx_buffers. This is only
1700 * done once for all interfaces. As only one interface can
Chris Packham0f81d7a2016-08-29 20:54:02 +12001701 * be active. Make this area DMA safe by disabling the D-cache
Stefan Roese3e103812014-10-22 12:13:14 +02001702 */
1703 if (!buffer_loc.tx_descs) {
Jon Nettleton543efd12018-05-30 08:52:29 +03001704 u32 size;
1705
Stefan Roese3e103812014-10-22 12:13:14 +02001706 /* Align buffer area for descs and rx_buffers to 1MiB */
1707 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Rabeeh Khoury31ad3ce2018-06-19 21:36:50 +03001708 flush_dcache_range((ulong)bd_space, (ulong)bd_space + BD_SPACE);
Stefan Roese6564d992016-05-19 18:09:17 +02001709 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, BD_SPACE,
Stefan Roese3e103812014-10-22 12:13:14 +02001710 DCACHE_OFF);
1711 buffer_loc.tx_descs = (struct mvneta_tx_desc *)bd_space;
Jon Nettleton543efd12018-05-30 08:52:29 +03001712 size = roundup(MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc),
1713 ARCH_DMA_MINALIGN);
Rabeeh Khouryf046bed2018-06-19 21:36:51 +03001714 memset(buffer_loc.tx_descs, 0, size);
Stefan Roese3e103812014-10-22 12:13:14 +02001715 buffer_loc.rx_descs = (struct mvneta_rx_desc *)
Jon Nettleton543efd12018-05-30 08:52:29 +03001716 ((phys_addr_t)bd_space + size);
1717 size += roundup(MVNETA_MAX_RXD * sizeof(struct mvneta_rx_desc),
1718 ARCH_DMA_MINALIGN);
1719 buffer_loc.rx_buffers = (phys_addr_t)(bd_space + size);
Stefan Roese3e103812014-10-22 12:13:14 +02001720 }
1721
Stefan Roese05b38c12015-11-19 07:46:15 +01001722 pp->base = (void __iomem *)pdata->iobase;
Stefan Roese3e103812014-10-22 12:13:14 +02001723
Stefan Roese05b38c12015-11-19 07:46:15 +01001724 /* Configure MBUS address windows */
Simon Glass54cbcc82017-05-18 20:08:57 -06001725 if (device_is_compatible(dev, "marvell,armada-3700-neta"))
Stefan Roese572be4a2016-05-19 17:46:36 +02001726 mvneta_bypass_mbus_windows(pp);
1727 else
1728 mvneta_conf_mbus_windows(pp);
Stefan Roese3e103812014-10-22 12:13:14 +02001729
Stefan Roese05b38c12015-11-19 07:46:15 +01001730 /* PHY interface is already decoded in mvneta_ofdata_to_platdata() */
1731 pp->phy_interface = pdata->phy_interface;
Stefan Roese3e103812014-10-22 12:13:14 +02001732
Konstantin Porotchkin95d0af32017-02-16 13:52:28 +02001733 /* fetch 'fixed-link' property from 'neta' node */
1734 fl_node = fdt_subnode_offset(blob, node, "fixed-link");
1735 if (fl_node != -FDT_ERR_NOTFOUND) {
1736 /* set phy_addr to invalid value for fixed link */
1737 pp->phyaddr = PHY_MAX_ADDR + 1;
1738 pp->duplex = fdtdec_get_bool(blob, fl_node, "full-duplex");
1739 pp->speed = fdtdec_get_int(blob, fl_node, "speed", 0);
1740 } else {
1741 /* Now read phyaddr from DT */
1742 addr = fdtdec_get_int(blob, node, "phy", 0);
1743 addr = fdt_node_offset_by_phandle(blob, addr);
1744 pp->phyaddr = fdtdec_get_int(blob, addr, "reg", 0);
1745 }
Stefan Roese3e103812014-10-22 12:13:14 +02001746
Stefan Roese05b38c12015-11-19 07:46:15 +01001747 bus = mdio_alloc();
1748 if (!bus) {
1749 printf("Failed to allocate MDIO bus\n");
1750 return -ENOMEM;
1751 }
1752
1753 bus->read = mvneta_mdio_read;
1754 bus->write = mvneta_mdio_write;
1755 snprintf(bus->name, sizeof(bus->name), dev->name);
1756 bus->priv = (void *)pp;
1757 pp->bus = bus;
1758
Konstantin Porotchkinfb8e2022017-02-16 13:52:27 +02001759 ret = mdio_register(bus);
1760 if (ret)
1761 return ret;
1762
Simon Glassfa4689a2019-12-06 21:41:35 -07001763#if CONFIG_IS_ENABLED(DM_GPIO)
Aditya Prayogac9fe02a2018-12-05 00:39:23 +08001764 gpio_request_by_name(dev, "phy-reset-gpios", 0,
1765 &pp->phy_reset_gpio, GPIOD_IS_OUT);
1766
1767 if (dm_gpio_is_valid(&pp->phy_reset_gpio)) {
1768 dm_gpio_set_value(&pp->phy_reset_gpio, 1);
1769 mdelay(10);
1770 dm_gpio_set_value(&pp->phy_reset_gpio, 0);
1771 }
1772#endif
1773
Konstantin Porotchkinfb8e2022017-02-16 13:52:27 +02001774 return board_network_enable(bus);
Stefan Roese05b38c12015-11-19 07:46:15 +01001775}
1776
1777static void mvneta_stop(struct udevice *dev)
1778{
1779 struct mvneta_port *pp = dev_get_priv(dev);
1780
1781 mvneta_port_down(pp);
1782 mvneta_port_disable(pp);
1783}
1784
1785static const struct eth_ops mvneta_ops = {
1786 .start = mvneta_start,
1787 .send = mvneta_send,
1788 .recv = mvneta_recv,
1789 .stop = mvneta_stop,
Matt Pelland668a5f22018-03-27 13:18:25 -04001790 .write_hwaddr = mvneta_write_hwaddr,
Stefan Roese05b38c12015-11-19 07:46:15 +01001791};
1792
1793static int mvneta_ofdata_to_platdata(struct udevice *dev)
1794{
1795 struct eth_pdata *pdata = dev_get_platdata(dev);
1796 const char *phy_mode;
1797
Simon Glassba1dea42017-05-17 17:18:05 -06001798 pdata->iobase = devfdt_get_addr(dev);
Stefan Roese05b38c12015-11-19 07:46:15 +01001799
1800 /* Get phy-mode / phy_interface from DT */
1801 pdata->phy_interface = -1;
Simon Glassdd79d6e2017-01-17 16:52:55 -07001802 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1803 NULL);
Stefan Roese05b38c12015-11-19 07:46:15 +01001804 if (phy_mode)
1805 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
1806 if (pdata->phy_interface == -1) {
1807 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1808 return -EINVAL;
1809 }
Stefan Roese3e103812014-10-22 12:13:14 +02001810
Stefan Roese05b38c12015-11-19 07:46:15 +01001811 return 0;
Stefan Roese3e103812014-10-22 12:13:14 +02001812}
Stefan Roese05b38c12015-11-19 07:46:15 +01001813
1814static const struct udevice_id mvneta_ids[] = {
1815 { .compatible = "marvell,armada-370-neta" },
1816 { .compatible = "marvell,armada-xp-neta" },
Stefan Roese572be4a2016-05-19 17:46:36 +02001817 { .compatible = "marvell,armada-3700-neta" },
Stefan Roese05b38c12015-11-19 07:46:15 +01001818 { }
1819};
1820
1821U_BOOT_DRIVER(mvneta) = {
1822 .name = "mvneta",
1823 .id = UCLASS_ETH,
1824 .of_match = mvneta_ids,
1825 .ofdata_to_platdata = mvneta_ofdata_to_platdata,
1826 .probe = mvneta_probe,
1827 .ops = &mvneta_ops,
1828 .priv_auto_alloc_size = sizeof(struct mvneta_port),
1829 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1830};