blob: 686ad28f65c2cba8fa48d91f756a277e6ac07fe4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09002/*
3 * board/renesas/gose/gose.c
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +09006 */
7
8#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060010#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070011#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060012#include <init.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090013#include <malloc.h>
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +090014#include <dm.h>
15#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060016#include <env_internal.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090017#include <asm/processor.h>
18#include <asm/mach-types.h>
19#include <asm/io.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090021#include <linux/errno.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090022#include <asm/arch/sys_proto.h>
23#include <asm/gpio.h>
24#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090025#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090026#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090027#include <netdev.h>
28#include <miiphy.h>
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090029#include <i2c.h>
30#include "qos.h"
31
32DECLARE_GLOBAL_DATA_PTR;
33
34#define CLK2MHZ(clk) (clk / 1000 / 1000)
35void s_init(void)
36{
37 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
38 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
39 u32 stc;
40
41 /* Watchdog init */
42 writel(0xA5A5A500, &rwdt->rwtcsra);
43 writel(0xA5A5A500, &swdt->swtcsra);
44
45 /* CPU frequency setting. Set to 1.5GHz */
46 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
47 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
48
49 /* QoS */
50 qos_init();
51}
52
Marek Vasut2d6dabc2018-04-23 20:24:10 +020053#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090054
55#define SD1CKCR 0xE6150078
56#define SD2CKCR 0xE615026C
57#define SD_97500KHZ 0x7
58
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090059int board_early_init_f(void)
60{
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090061 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
62
Marek Vasut2d6dabc2018-04-23 20:24:10 +020063 /*
64 * SD0 clock is set to 97.5MHz by default.
65 * Set SD1 and SD2 to the 97.5MHz as well.
66 */
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090067 writel(SD_97500KHZ, SD1CKCR);
68 writel(SD_97500KHZ, SD2CKCR);
69
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090070 return 0;
71}
72
Marek Vasut2d6dabc2018-04-23 20:24:10 +020073#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090074
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090075int board_init(void)
76{
77 /* adress of boot parameters */
Nobuhiro Iwamatsu66fc4582014-11-10 13:58:50 +090078 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090079
Marek Vasut2d6dabc2018-04-23 20:24:10 +020080 /* Force ethernet PHY out of reset */
81 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
82 gpio_direction_output(ETHERNET_PHY_RESET, 0);
83 mdelay(10);
84 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090085
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +090086 return 0;
87}
88
Marek Vasut2d6dabc2018-04-23 20:24:10 +020089int dram_init(void)
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090090{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053091 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut2d6dabc2018-04-23 20:24:10 +020092 return -EINVAL;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +090093
Marek Vasut2d6dabc2018-04-23 20:24:10 +020094 return 0;
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090095}
96
Marek Vasut2d6dabc2018-04-23 20:24:10 +020097int dram_init_banksize(void)
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +090098{
Marek Vasut2d6dabc2018-04-23 20:24:10 +020099 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu161af502014-11-12 11:29:39 +0900100
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200101 return 0;
Nobuhiro Iwamatsueef1f232014-11-06 15:42:24 +0900102}
103
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200104/* KSZ8041RNLI */
105#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100106#define PHY_LED_MODE 0xC000
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200107#define PHY_LED_MODE_ACK 0x4000
108int board_phy_config(struct phy_device *phydev)
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900109{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200110 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
111 ret &= ~PHY_LED_MODE;
112 ret |= PHY_LED_MODE_ACK;
113 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900114
115 return 0;
116}
117
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900118void reset_cpu(ulong addr)
119{
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200120 struct udevice *dev;
121 const u8 pmic_bus = 6;
122 const u8 pmic_addr = 0x58;
123 u8 data;
124 int ret;
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900125
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200126 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
127 if (ret)
128 hang();
129
130 ret = dm_i2c_read(dev, 0x13, &data, 1);
131 if (ret)
132 hang();
133
134 data |= BIT(1);
135
136 ret = dm_i2c_write(dev, 0x13, &data, 1);
137 if (ret)
138 hang();
Nobuhiro Iwamatsu7e405632014-11-06 15:39:28 +0900139}
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900140
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200141enum env_location env_get_location(enum env_operation op, int prio)
142{
143 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu37e26412014-12-09 11:24:01 +0900144
Marek Vasut2d6dabc2018-04-23 20:24:10 +0200145 /* Block environment access if loaded using JTAG */
146 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
147 (op != ENVOP_INIT))
148 return ENVL_UNKNOWN;
149
150 if (prio)
151 return ENVL_UNKNOWN;
152
153 return ENVL_SPI_FLASH;
154}