blob: a89d5100586fca409da438a0522876adc081d8a9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
TsiChungLiewade32cd2007-08-16 05:04:31 -05002/*
3 * (C) Copyright 2004
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
TsiChungLiewade32cd2007-08-16 05:04:31 -05005 */
6
7#include <common.h>
8#include <command.h>
Simon Glass0ffd9db2019-12-28 10:45:06 -07009#include <init.h>
TsiChungLiewade32cd2007-08-16 05:04:31 -050010#include <malloc.h>
11#include <asm/immap.h>
Simon Glassdbd79542020-05-10 11:40:11 -060012#include <linux/delay.h>
TsiChungLiewade32cd2007-08-16 05:04:31 -050013
Simon Glass39f90ba2017-03-31 08:40:25 -060014DECLARE_GLOBAL_DATA_PTR;
15
TsiChungLiewade32cd2007-08-16 05:04:31 -050016int checkboard (void) {
17 ulong val;
18 uchar val8;
19
20 puts ("Board: ");
21 puts("Freescale M5249EVB");
22 val8 = ((uchar)~((uchar)mbar2_readLong(MCFSIM_GPIO1_READ) >> 4)) & 0xf;
23 printf(" (Switch=%1X)\n", val8);
24
25 /*
26 * Set LED on
27 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028 val = mbar2_readLong(MCFSIM_GPIO1_OUT) & ~CONFIG_SYS_GPIO1_LED;
TsiChungLiewade32cd2007-08-16 05:04:31 -050029 mbar2_writeLong(MCFSIM_GPIO1_OUT, val); /* Set LED on */
30
31 return 0;
32};
33
34
Simon Glassd35f3382017-04-06 12:47:05 -060035int dram_init(void)
Simon Glassb4de3f32017-03-31 08:40:24 -060036{
TsiChungLiewade32cd2007-08-16 05:04:31 -050037 unsigned long junk = 0xa5a59696;
38
39 /*
40 * Note:
41 * RC = ([(RefreshTime/#rows) / (1/BusClk)] / 16) - 1
42 */
43
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#ifdef CONFIG_SYS_FAST_CLK
TsiChungLiewade32cd2007-08-16 05:04:31 -050045 /*
46 * Busclk=70MHz, RefreshTime=64ms, #rows=4096 (4K)
47 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=39
48 */
49 mbar_writeShort(MCFSIM_DCR, 0x8239);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#elif CONFIG_SYS_PLL_BYPASS
TsiChungLiewade32cd2007-08-16 05:04:31 -050051 /*
52 * Busclk=5.6448MHz, RefreshTime=64ms, #rows=8192 (8K)
53 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=02
54 */
55 mbar_writeShort(MCFSIM_DCR, 0x8202);
56#else
57 /*
58 * Busclk=36MHz, RefreshTime=64ms, #rows=4096 (4K)
59 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=22 (562 bus clock cycles)
60 */
61 mbar_writeShort(MCFSIM_DCR, 0x8222);
62#endif
63
64 /*
65 * SDRAM starts at 0x0000_0000, CASL=10, CBM=010, PS=10 (16bit port),
66 * PM=1 (continuous page mode)
67 */
68
69 /* RE=0 (keep auto-refresh disabled while setting up registers) */
70 mbar_writeLong(MCFSIM_DACR0, 0x00003324);
71
72 /* BAM=007c (bits 22,21 are bank selects; 256kB blocks) */
73 mbar_writeLong(MCFSIM_DMR0, 0x01fc0001);
74
75 /** Precharge sequence **/
76 mbar_writeLong(MCFSIM_DACR0, 0x0000332c); /* Set DACR0[IP] (bit 3) */
77 *((volatile unsigned long *) 0x00) = junk; /* write to a memory location to init. precharge */
78 udelay(0x10); /* Allow several Precharge cycles */
79
80 /** Refresh Sequence **/
81 mbar_writeLong(MCFSIM_DACR0, 0x0000b324); /* Enable the refresh bit, DACR0[RE] (bit 15) */
82 udelay(0x7d0); /* Allow gobs of refresh cycles */
83
84 /** Mode Register initialization **/
85 mbar_writeLong(MCFSIM_DACR0, 0x0000b364); /* Enable DACR0[IMRS] (bit 6); RE remains enabled */
86 *((volatile unsigned long *) 0x800) = junk; /* Access RAM to initialize the mode register */
87
Simon Glass39f90ba2017-03-31 08:40:25 -060088 gd->ram_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
89
90 return 0;
TsiChungLiewade32cd2007-08-16 05:04:31 -050091};
92
93
Simon Glass0ffd9db2019-12-28 10:45:06 -070094int testdram(void)
95{
TsiChungLiewade32cd2007-08-16 05:04:31 -050096 /* TODO: XXX XXX XXX */
97 printf ("DRAM test not implemented!\n");
98
99 return (0);
100}