blob: 2193918a9efdd26774aa6e563a7902c7f99ec5c1 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
37#define CONFIG_ETX094 1 /* ...on a ETX_094 board */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 57600
43#if 0
44#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
45#else
46#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
47#endif
48
49#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
50
51#define CONFIG_BOARD_TYPES 1 /* support board types */
52
53#define CONFIG_FLASH_16BIT /* for board with 16bit wide flash */
54#undef SB_ETX094 /* only for SB-Board with 16MB SDRAM */
55#define CONFIG_BOOTP_RANDOM_DELAY /* graceful BOOTP recovery mode */
56
57#define CONFIG_ETHADDR 08:00:06:00:00:00
58
59#ifdef CONFIG_ETHADDR
60#define CONFIG_OVERWRITE_ETHADDR_ONCE 1 /* default MAC can be overwritten once */
61#endif
62
63#undef CONFIG_BOOTARGS
64#define CONFIG_RAMBOOTCOMMAND \
65 "bootp; " \
66 "setenv bootargs root=/dev/ram rw ramdisk_size=4690 " \
67 "U-Boot_version=U-Boot-1.0.x-Date " \
68 "panic=1 " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010069 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenke2211742002-11-02 23:30:20 +000070 "bootm"
71#define CONFIG_NFSBOOTCOMMAND \
72 "bootp; " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010073 "setenv bootargs root=/dev/nfs rw nfsroot=${nfsip}:${rootpath} " \
74 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenke2211742002-11-02 23:30:20 +000075 "bootm"
76#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
77
78#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
79#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
80
81#define CONFIG_WATCHDOG 1 /* watchdog enabled */
82
83#define CONFIG_STATUS_LED 1 /* Status LED enabled */
84
85#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
86
wdenke2211742002-11-02 23:30:20 +000087
88/*
Jon Loeligerdbb2b542007-07-07 20:56:05 -050089 * Command line configuration.
90 */
91#include <config_cmd_default.h>
92
93
94/*
wdenke2211742002-11-02 23:30:20 +000095 * Miscellaneous configurable options
96 */
97#define CFG_LONGHELP /* undef to save memory */
98#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerdbb2b542007-07-07 20:56:05 -050099#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000100#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
101#else
102#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
103#endif
104#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
105#define CFG_MAXARGS 16 /* max number of command args */
106#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
107
108#define CFG_MEMTEST_START 0x0300000 /* memtest works on */
109#define CFG_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
110
111#define CFG_LOAD_ADDR 0x100000 /* default load address */
112
113#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
114
115#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
116
117/*
118 * Low Level Configuration Settings
119 * (address mappings, register initial values, etc.)
120 * You should know what you are doing if you make changes here.
121 */
122/*-----------------------------------------------------------------------
123 * Internal Memory Mapped Register
124 */
125#define CFG_IMMR 0xFFF00000
126
127/*-----------------------------------------------------------------------
128 * Definitions for initial stack pointer and data area (in DPRAM)
129 */
130#define CFG_INIT_RAM_ADDR CFG_IMMR
131#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
132#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
133#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
134#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
135
136/*-----------------------------------------------------------------------
137 * Start addresses for the final memory configuration
138 * (Set up by the startup code)
139 * Please note that CFG_SDRAM_BASE _must_ start at 0
140 */
141#define CFG_SDRAM_BASE 0x00000000
142#define CFG_FLASH_BASE 0x40000000
143#ifdef DEBUG
144#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
145#else
146#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
147#endif
148#define CFG_MONITOR_BASE CFG_FLASH_BASE
149#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
150
151/*
152 * For booting Linux, the board info and command line data
153 * have to be in the first 8 MB of memory, since this is
154 * the maximum mapped by the Linux kernel during initialization.
155 */
156#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
157/*-----------------------------------------------------------------------
158 * FLASH organization
159 */
160#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
161#define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
162
163#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
164#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
165
166#define CFG_ENV_IS_IN_FLASH 1
167#ifdef CONFIG_FLASH_16BIT
168#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
169#define CFG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
170#else
171#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
172#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
173#endif
174
175/*-----------------------------------------------------------------------
176 * Hardware Information Block
177 */
178#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
179#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
180#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
181
182/*-----------------------------------------------------------------------
183 * Cache Configuration
184 */
185#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligerdbb2b542007-07-07 20:56:05 -0500186#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000187#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
188#endif
189
190/*-----------------------------------------------------------------------
191 * SYPCR - System Protection Control 11-9
192 * SYPCR can only be written once after reset!
193 *-----------------------------------------------------------------------
194 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
195 */
196#if defined(CONFIG_WATCHDOG)
197#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
198 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
199#else
200#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
201#endif /* CONFIG_WATCHDOG */
202
203/*-----------------------------------------------------------------------
204 * SIUMCR - SIU Module Configuration 11-6
205 *-----------------------------------------------------------------------
206 * PCMCIA config., multi-function pin tri-state
207 */
208#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
209
210/*-----------------------------------------------------------------------
211 * TBSCR - Time Base Status and Control 11-26
212 *-----------------------------------------------------------------------
213 * Clear Reference Interrupt Status, Timebase freezing enabled
214 */
215#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
216
217/*-----------------------------------------------------------------------
218 * RTCSC - Real-Time Clock Status and Control Register 11-27
219 *-----------------------------------------------------------------------
220 */
221#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
222
223/*-----------------------------------------------------------------------
224 * PISCR - Periodic Interrupt Status and Control 11-31
225 *-----------------------------------------------------------------------
226 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
227 */
228#define CFG_PISCR (PISCR_PS | PISCR_PITF)
229
230/*-----------------------------------------------------------------------
231 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
232 *-----------------------------------------------------------------------
233 * Reset PLL lock status sticky bit, timer expired status bit and timer
234 * interrupt status bit - leave PLL multiplication factor unchanged !
235 */
236#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
237
238/*-----------------------------------------------------------------------
239 * SCCR - System Clock and reset Control Register 15-27
240 *-----------------------------------------------------------------------
241 * Set clock output, timebase and RTC source and divider,
242 * power management and some other internal clocks
243 */
244#define SCCR_MASK SCCR_EBDF11
245#define CFG_SCCR (SCCR_TBS | \
246 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
247 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
248 SCCR_DFALCD00)
249
250/*-----------------------------------------------------------------------
251 * PCMCIA stuff
252 *-----------------------------------------------------------------------
253 *
254 */
255#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
256#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
257#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
258#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
259#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
260#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
261#define CFG_PCMCIA_IO_ADDR (0xEC000000)
262#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
263
264/*-----------------------------------------------------------------------
265 *
266 *-----------------------------------------------------------------------
267 *
268 */
wdenke2211742002-11-02 23:30:20 +0000269#define CFG_DER 0
270
271/*
272 * Init Memory Controller:
273 *
274 * BR0/1 and OR0/1 (FLASH)
275 */
276
277#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
278#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
279
280/* used to re-map FLASH both when starting from SRAM or FLASH:
281 * restrict access enough to keep SRAM working (if any)
282 * but not too much to meddle with FLASH accesses
283 */
284#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
285#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
286
287/* FLASH timing: ACS = 11, TRLX = 1, CSNT = 0, SCY = 2, EHTR = 0 */
288#define CFG_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_BI | \
wdenk57b2d802003-06-27 21:31:46 +0000289 OR_SCY_2_CLK | OR_TRLX )
wdenke2211742002-11-02 23:30:20 +0000290
291#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
292#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
293
294#ifdef CONFIG_FLASH_16BIT /* 16 bit data port */
295#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_16)
296#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V | BR_PS_16)
297#else /* 32 bit data port */
298#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_32)
299#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V | BR_PS_32)
300#endif /* CONFIG_FLASH_16BIT */
301
302#define CFG_OR1_REMAP CFG_OR0_REMAP
303#define CFG_OR1_PRELIM CFG_OR0_PRELIM
304
305/*
306 * BR2/3 and OR2/3 (SDRAM)
307 *
308 */
309#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
310#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
311#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
312
313/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
314#define CFG_OR_TIMING_SDRAM 0x00000A00
315
316#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
317#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
318
319#define CFG_OR3_PRELIM CFG_OR2_PRELIM
320#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
321
322/*
323 * Memory Periodic Timer Prescaler
324 */
325
326/* periodic timer for refresh */
327#define CFG_MAMR_PTA 23 /* start with divider for 100 MHz */
328
329/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
330#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
331#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
332
333/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
334#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
335#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
336
337/*
338 * MAMR settings for SDRAM
339 */
340
341/* 8 column SDRAM */
342#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
343 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
344 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_1X)
345/* 9 column SDRAM */
346#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
347 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
348 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_1X)
349
350
351/*
352 * Internal Definitions
353 *
354 * Boot Flags
355 */
356#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
357#define BOOTFLAG_WARM 0x02 /* Software reboot */
358
359#endif /* __CONFIG_H */