blob: 8e42b6314123cc608f5a95e7de11ed16a5b22cd6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8999e6b2008-01-15 13:37:34 -06002/*
3 *
4 * (C) Copyright 2000-2003
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
Alison Wang027f76f2012-03-26 21:49:07 +00007 * (C) Copyright 2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiew8999e6b2008-01-15 13:37:34 -06008 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew8999e6b2008-01-15 13:37:34 -06009 */
10
11#include <common.h>
12#include <MCD_dma.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070013#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
TsiChungLiew8999e6b2008-01-15 13:37:34 -060015#include <asm/immap.h>
Alison Wang027f76f2012-03-26 21:49:07 +000016#include <asm/io.h>
TsiChungLiew8999e6b2008-01-15 13:37:34 -060017
TsiChung Liew69b17572008-10-21 13:47:54 +000018#if defined(CONFIG_CMD_NET)
19#include <config.h>
20#include <net.h>
Angelo Durgehello8ff47f72019-11-15 23:54:16 +010021#include <asm/fec.h>
TsiChung Liew69b17572008-10-21 13:47:54 +000022#include <asm/fsl_mcdmafec.h>
23#endif
24
TsiChungLiew8999e6b2008-01-15 13:37:34 -060025/*
26 * Breath some life into the CPU...
27 *
28 * Set up the memory map,
29 * initialize a bunch of registers,
30 * initialize the UPM's
31 */
32void cpu_init_f(void)
33{
Alison Wang027f76f2012-03-26 21:49:07 +000034 gpio_t *gpio = (gpio_t *) MMAP_GPIO;
35 fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
36 xlbarb_t *xlbarb = (xlbarb_t *) MMAP_XARB;
TsiChungLiew8999e6b2008-01-15 13:37:34 -060037
Alison Wang027f76f2012-03-26 21:49:07 +000038 out_be32(&xlbarb->adrto, 0x2000);
39 out_be32(&xlbarb->datto, 0x2500);
40 out_be32(&xlbarb->busto, 0x3000);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060041
Alison Wang027f76f2012-03-26 21:49:07 +000042 out_be32(&xlbarb->cfg, XARB_CFG_AT | XARB_CFG_DT);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060043
44 /* Master Priority Enable */
Alison Wang027f76f2012-03-26 21:49:07 +000045 out_be32(&xlbarb->prien, 0xff);
46 out_be32(&xlbarb->pri, 0);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060047
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL))
Alison Wang027f76f2012-03-26 21:49:07 +000049 out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
50 out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
51 out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060052#endif
53
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL))
Alison Wang027f76f2012-03-26 21:49:07 +000055 out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
56 out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
57 out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060058#endif
59
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL))
Alison Wang027f76f2012-03-26 21:49:07 +000061 out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
62 out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
63 out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060064#endif
65
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL))
Alison Wang027f76f2012-03-26 21:49:07 +000067 out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
68 out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
69 out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060070#endif
71
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL))
Alison Wang027f76f2012-03-26 21:49:07 +000073 out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
74 out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
75 out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060076#endif
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL))
Alison Wang027f76f2012-03-26 21:49:07 +000079 out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
80 out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
81 out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060082#endif
83
Heiko Schocherf2850742012-10-24 13:48:22 +020084#ifdef CONFIG_SYS_I2C_FSL
Alison Wang027f76f2012-03-26 21:49:07 +000085 out_be16(&gpio->par_feci2cirq,
86 GPIO_PAR_FECI2CIRQ_SCL | GPIO_PAR_FECI2CIRQ_SDA);
TsiChungLiew8999e6b2008-01-15 13:37:34 -060087#endif
88
89 icache_enable();
90}
91
92/*
93 * initialize higher level parts of CPU like timers
94 */
95int cpu_init_r(void)
96{
97#if defined(CONFIG_CMD_NET) && defined(CONFIG_FSLDMAFEC)
98 MCD_initDma((dmaRegs *) (MMAP_MCDMA), (void *)(MMAP_SRAM + 512),
99 MCD_RELOC_TASKS);
100#endif
101 return (0);
102}
103
TsiChung Liewf9556a72010-03-09 19:17:52 -0600104void uart_port_conf(int port)
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600105{
Alison Wang027f76f2012-03-26 21:49:07 +0000106 gpio_t *gpio = (gpio_t *) MMAP_GPIO;
107 u8 *pscsicr = (u8 *) (CONFIG_SYS_UART_BASE + 0x40);
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600108
109 /* Setup Ports: */
TsiChung Liewf9556a72010-03-09 19:17:52 -0600110 switch (port) {
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600111 case 0:
Alison Wang027f76f2012-03-26 21:49:07 +0000112 out_8(&gpio->par_psc0, GPIO_PAR_PSC0_TXD0 | GPIO_PAR_PSC0_RXD0);
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600113 break;
114 case 1:
Alison Wang027f76f2012-03-26 21:49:07 +0000115 out_8(&gpio->par_psc1, GPIO_PAR_PSC1_TXD1 | GPIO_PAR_PSC1_RXD1);
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600116 break;
117 case 2:
Alison Wang027f76f2012-03-26 21:49:07 +0000118 out_8(&gpio->par_psc2, GPIO_PAR_PSC2_TXD2 | GPIO_PAR_PSC2_RXD2);
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600119 break;
120 case 3:
Alison Wang027f76f2012-03-26 21:49:07 +0000121 out_8(&gpio->par_psc3, GPIO_PAR_PSC3_TXD3 | GPIO_PAR_PSC3_RXD3);
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600122 break;
123 }
124
Alison Wang027f76f2012-03-26 21:49:07 +0000125 clrbits_8(pscsicr, 0x07);
TsiChungLiew8999e6b2008-01-15 13:37:34 -0600126}
TsiChung Liew69b17572008-10-21 13:47:54 +0000127
128#if defined(CONFIG_CMD_NET)
Angelo Durgehello8ff47f72019-11-15 23:54:16 +0100129int fecpin_setclear(fec_info_t *info, int setclear)
TsiChung Liew69b17572008-10-21 13:47:54 +0000130{
Alison Wang027f76f2012-03-26 21:49:07 +0000131 gpio_t *gpio = (gpio_t *) MMAP_GPIO;
Angelo Durgehello8ff47f72019-11-15 23:54:16 +0100132 u32 fec0_base;
133
134 if (fec_get_base_addr(0, &fec0_base))
135 return -1;
TsiChung Liew69b17572008-10-21 13:47:54 +0000136
137 if (setclear) {
Angelo Durgehello8ff47f72019-11-15 23:54:16 +0100138 if (info->iobase == fec0_base)
Alison Wang027f76f2012-03-26 21:49:07 +0000139 setbits_be16(&gpio->par_feci2cirq, 0xf000);
TsiChung Liew69b17572008-10-21 13:47:54 +0000140 else
Alison Wang027f76f2012-03-26 21:49:07 +0000141 setbits_be16(&gpio->par_feci2cirq, 0x0fc0);
TsiChung Liew69b17572008-10-21 13:47:54 +0000142 } else {
Angelo Durgehello8ff47f72019-11-15 23:54:16 +0100143 if (info->iobase == fec0_base)
Alison Wang027f76f2012-03-26 21:49:07 +0000144 clrbits_be16(&gpio->par_feci2cirq, 0xf000);
TsiChung Liew69b17572008-10-21 13:47:54 +0000145 else
Alison Wang027f76f2012-03-26 21:49:07 +0000146 clrbits_be16(&gpio->par_feci2cirq, 0x0fc0);
TsiChung Liew69b17572008-10-21 13:47:54 +0000147 }
148 return 0;
149}
150#endif