blob: e0d519c55a46694f972a45b575bd33ade79ecd7a [file] [log] [blame]
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +09001/*
2 * Copyright (C) 2007
3 * Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
4 *
5 * Copyright (C) 2007
6 * Kenati Technologies, Inc.
7 *
8 * board/ms7722se/lowlevel_init.S
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <config.h>
27#include <version.h>
28
29#include <asm/processor.h>
30
31/*
32 * Board specific low level init code, called _very_ early in the
33 * startup sequence. Relocation to SDRAM has not happened yet, no
34 * stack is available, bss section has not been initialised, etc.
35 *
36 * (Note: As no stack is available, no subroutines can be called...).
37 */
38
39 .global lowlevel_init
40
41 .text
42 .align 2
43
44lowlevel_init:
45
46 mov.l CCR_A, r1 ! Address of Cache Control Register
47 mov.l CCR_D, r0 ! Instruction Cache Invalidate
48 mov.l r0, @r1
49
50 mov.l MMUCR_A, r1 ! Address of MMU Control Register
51 mov.l MMUCR_D, r0 ! TI == TLB Invalidate bit
52 mov.l r0, @r1
53
54 mov.l MSTPCR0_A, r1 ! Address of Power Control Register 0
55 mov.l MSTPCR0_D, r0 !
56 mov.l r0, @r1
57
58 mov.l MSTPCR2_A, r1 ! Address of Power Control Register 2
59 mov.l MSTPCR2_D, r0 !
60 mov.l r0, @r1
61
62 mov.l SBSCR_A, r1 !
63 mov.w SBSCR_D, r0 !
64 mov.w r0, @r1
65
66 mov.l PSCR_A, r1 !
67 mov.w PSCR_D, r0 !
68 mov.w r0, @r1
69
70! mov.l RWTCSR_A, r1 ! 0xA4520004 (Watchdog Control / Status Register)
71! mov.w RWTCSR_D_1, r0 ! 0xA507 -> timer_STOP/WDT_CLK=max
72! mov.w r0, @r1
73
74 mov.l RWTCNT_A, r1 ! 0xA4520000 (Watchdog Count Register)
75 mov.w RWTCNT_D, r0 ! 0x5A00 -> Clear
76 mov.w r0, @r1
77
78 mov.l RWTCSR_A, r1 ! 0xA4520004 (Watchdog Control / Status Register)
79 mov.w RWTCSR_D_2, r0 ! 0xA504 -> timer_STOP/CLK=500ms
80 mov.w r0, @r1
81
82 mov.l FRQCR_A, r1 ! 0xA4150000 Frequency control register
83 mov.l FRQCR_D, r0 !
84 mov.l r0, @r1
85
86 mov.l CCR_A, r1 ! Address of Cache Control Register
87 mov.l CCR_D_2, r0 ! ??
88 mov.l r0, @r1
89
90bsc_init:
91
92 mov.l PSELA_A, r1
93 mov.w PSELA_D, r0
94 mov.w r0, @r1
95
96 mov.l DRVCR_A, r1
97 mov.w DRVCR_D, r0
98 mov.w r0, @r1
99
100 mov.l PCCR_A, r1
101 mov.w PCCR_D, r0
102 mov.w r0, @r1
103
104 mov.l PECR_A, r1
105 mov.w PECR_D, r0
106 mov.w r0, @r1
107
108 mov.l PJCR_A, r1
109 mov.w PJCR_D, r0
110 mov.w r0, @r1
111
112 mov.l PXCR_A, r1
113 mov.w PXCR_D, r0
114 mov.w r0, @r1
115
116 mov.l CMNCR_A, r1 ! CMNCR address -> R1
117 mov.l CMNCR_D, r0 ! CMNCR data -> R0
118 mov.l r0, @r1 ! CMNCR set
119
120 mov.l CS0BCR_A, r1 ! CS0BCR address -> R1
121 mov.l CS0BCR_D, r0 ! CS0BCR data -> R0
122 mov.l r0, @r1 ! CS0BCR set
123
124 mov.l CS2BCR_A, r1 ! CS2BCR address -> R1
125 mov.l CS2BCR_D, r0 ! CS2BCR data -> R0
126 mov.l r0, @r1 ! CS2BCR set
127
128 mov.l CS4BCR_A, r1 ! CS4BCR address -> R1
129 mov.l CS4BCR_D, r0 ! CS4BCR data -> R0
130 mov.l r0, @r1 ! CS4BCR set
131
132 mov.l CS5ABCR_A, r1 ! CS5ABCR address -> R1
133 mov.l CS5ABCR_D, r0 ! CS5ABCR data -> R0
134 mov.l r0, @r1 ! CS5ABCR set
135
136 mov.l CS5BBCR_A, r1 ! CS5BBCR address -> R1
137 mov.l CS5BBCR_D, r0 ! CS5BBCR data -> R0
138 mov.l r0, @r1 ! CS5BBCR set
139
140 mov.l CS6ABCR_A, r1 ! CS6ABCR address -> R1
141 mov.l CS6ABCR_D, r0 ! CS6ABCR data -> R0
142 mov.l r0, @r1 ! CS6ABCR set
143
144 mov.l CS0WCR_A, r1 ! CS0WCR address -> R1
145 mov.l CS0WCR_D, r0 ! CS0WCR data -> R0
146 mov.l r0, @r1 ! CS0WCR set
147
148 mov.l CS2WCR_A, r1 ! CS2WCR address -> R1
149 mov.l CS2WCR_D, r0 ! CS2WCR data -> R0
150 mov.l r0, @r1 ! CS2WCR set
151
152 mov.l CS4WCR_A, r1 ! CS4WCR address -> R1
153 mov.l CS4WCR_D, r0 ! CS4WCR data -> R0
154 mov.l r0, @r1 ! CS4WCR set
155
156 mov.l CS5AWCR_A, r1 ! CS5AWCR address -> R1
157 mov.l CS5AWCR_D, r0 ! CS5AWCR data -> R0
158 mov.l r0, @r1 ! CS5AWCR set
159
160 mov.l CS5BWCR_A, r1 ! CS5BWCR address -> R1
161 mov.l CS5BWCR_D, r0 ! CS5BWCR data -> R0
162 mov.l r0, @r1 ! CS5BWCR set
163
164 mov.l CS6AWCR_A, r1 ! CS6AWCR address -> R1
165 mov.l CS6AWCR_D, r0 ! CS6AWCR data -> R0
166 mov.l r0, @r1 ! CS6AWCR set
167
168 ! SDRAM initialization
169 mov.l SDCR_A, r1 ! SB_SDCR address -> R1
170 mov.l SDCR_D, r0 ! SB_SDCR data -> R0
171 mov.l r0, @r1 ! SB_SDCR set
172
173 mov.l SDWCR_A, r1 ! SB_SDWCR address -> R1
174 mov.l SDWCR_D, r0 ! SB_SDWCR data -> R0
175 mov.l r0, @r1 ! SB_SDWCR set
176
177 mov.l SDPCR_A, r1 ! SB_SDPCR address -> R1
178 mov.l SDPCR_D, r0 ! SB_SDPCR data -> R0
179 mov.l r0, @r1 ! SB_SDPCR set
180
181 mov.l RTCOR_A, r1 ! SB_RTCOR address -> R1
182 mov.l RTCOR_D, r0 ! SB_RTCOR data -> R0
183 mov.l r0, @r1 ! SB_RTCOR set
184
185 mov.l RTCSR_A, r1 ! SB_RTCSR address -> R1
186 mov.l RTCSR_D, r0 ! SB_RTCSR data -> R0
187 mov.l r0, @r1 ! SB_RTCSR set
188
189 mov.l SDMR3_A, r1 ! SDMR3 address -> R1
190 mov #0x00, r0 ! SDMR3 data -> R0
191 mov.b r0, @r1 ! SDMR3 set
192
193 ! BL bit off (init = ON) (?!?)
194
195 stc sr, r0 ! BL bit off(init=ON)
196 mov.l SR_MASK_D, r1
197 and r1, r0
198 ldc r0, sr
199
200 rts
201 mov #0, r0
202
203
204
205 .align 2
206
207CCR_A: .long CCR
208MMUCR_A: .long MMUCR
209MSTPCR0_A: .long MSTPCR0
210MSTPCR2_A: .long MSTPCR2
211SBSCR_A: .long SBSCR
212PSCR_A: .long PSCR
213RWTCSR_A: .long RWTCSR
214RWTCNT_A: .long RWTCNT
215FRQCR_A: .long FRQCR
216
217CCR_D: .long 0x00000800
218CCR_D_2: .long 0x00000103
219MMUCR_D: .long 0x00000004
220MSTPCR0_D: .long 0x00001001
221MSTPCR2_D: .long 0xffffffff
222FRQCR_D: .long 0x07022538
223
224PSELA_A: .long 0xa405014E
225PSELA_D: .word 0x0A10
226 .align 2
227
228DRVCR_A: .long 0xa405018A
229DRVCR_D: .word 0x0554
230 .align 2
231
232PCCR_A: .long 0xa4050104
233PCCR_D: .word 0x8800
234 .align 2
235
236PECR_A: .long 0xa4050108
237PECR_D: .word 0x0000
238 .align 2
239
240PJCR_A: .long 0xa4050110
241PJCR_D: .word 0x1000
242 .align 2
243
244PXCR_A: .long 0xa4050148
245PXCR_D: .word 0x0AAA
246 .align 2
247
248CMNCR_A: .long CMNCR
249CMNCR_D: .long 0x00000013
250CS0BCR_A: .long CS0BCR ! Flash bank 1
251CS0BCR_D: .long 0x24920400
252CS2BCR_A: .long CS2BCR ! SRAM
253CS2BCR_D: .long 0x24920400
254CS4BCR_A: .long CS4BCR ! FPGA, PCMCIA, USB, ext slot
255CS4BCR_D: .long 0x24920400
256CS5ABCR_A: .long CS5ABCR ! Ext slot
257CS5ABCR_D: .long 0x24920400
258CS5BBCR_A: .long CS5BBCR ! USB controller
259CS5BBCR_D: .long 0x24920400
260CS6ABCR_A: .long CS6ABCR ! Ethernet
261CS6ABCR_D: .long 0x24920400
262
263CS0WCR_A: .long CS0WCR
264CS0WCR_D: .long 0x00000300
265CS2WCR_A: .long CS2WCR
266CS2WCR_D: .long 0x00000300
267CS4WCR_A: .long CS4WCR
268CS4WCR_D: .long 0x00000300
269CS5AWCR_A: .long CS5AWCR
270CS5AWCR_D: .long 0x00000300
271CS5BWCR_A: .long CS5BWCR
272CS5BWCR_D: .long 0x00000300
273CS6AWCR_A: .long CS6AWCR
274CS6AWCR_D: .long 0x00000300
275
276SDCR_A: .long SBSC_SDCR
277SDCR_D: .long 0x00020809
278SDWCR_A: .long SBSC_SDWCR
279SDWCR_D: .long 0x00164d0d
280SDPCR_A: .long SBSC_SDPCR
281SDPCR_D: .long 0x00000087
282RTCOR_A: .long SBSC_RTCOR
283RTCOR_D: .long 0xA55A0034
284RTCSR_A: .long SBSC_RTCSR
285RTCSR_D: .long 0xA55A0010
286SDMR3_A: .long 0xFE500180
287
288 .align 1
289
290SBSCR_D: .word 0x0040
291PSCR_D: .word 0x0000
292RWTCSR_D_1: .word 0xA507
293RWTCSR_D_2: .word 0xA507
294RWTCNT_D: .word 0x5A00
295
296SR_MASK_D: .long 0xEFFFFF0F