blob: 007670740ebf7257cb2eb22e49cbb65757a828ec [file] [log] [blame]
Stefan Roese181e06b2012-05-30 22:59:08 +00001/*
2 * (C) Copyright 2009
3 * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com>
4 *
Stefan Roese7618ad02015-08-18 09:27:17 +02005 * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de>
Stefan Roese181e06b2012-05-30 22:59:08 +00006 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese181e06b2012-05-30 22:59:08 +00008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 * (easy to change)
16 */
17#define CONFIG_SPEAR600 /* SPEAr600 SoC */
18#define CONFIG_X600 /* on X600 board */
19
20#include <asm/arch/hardware.h>
21
22/* Timer, HZ specific defines */
Stefan Roese181e06b2012-05-30 22:59:08 +000023#define CONFIG_SYS_HZ_CLOCK 8300000
24
25#define CONFIG_SYS_TEXT_BASE 0x00800040
26#define CONFIG_SYS_FLASH_BASE 0xf8000000
27/* Reserve 8KiB for SPL */
28#define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */
29#define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO
30#define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \
31 CONFIG_SYS_SPL_LEN)
Stefan Roesea3b29862015-08-18 09:27:20 +020032#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
Stefan Roese181e06b2012-05-30 22:59:08 +000033#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
34#define CONFIG_SYS_MONITOR_LEN 0x60000
35
Stefan Roese181e06b2012-05-30 22:59:08 +000036/* Serial Configuration (PL011) */
37#define CONFIG_SYS_SERIAL0 0xD0000000
38#define CONFIG_SYS_SERIAL1 0xD0080000
39#define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \
40 (void *)CONFIG_SYS_SERIAL1 }
41#define CONFIG_PL011_SERIAL
42#define CONFIG_PL011_CLOCK (48 * 1000 * 1000)
43#define CONFIG_CONS_INDEX 0
Stefan Roese181e06b2012-05-30 22:59:08 +000044#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \
45 57600, 115200 }
46#define CONFIG_SYS_LOADS_BAUD_CHANGE
47
48/* NOR FLASH config options */
49#define CONFIG_ST_SMI
50#define CONFIG_SYS_MAX_FLASH_BANKS 1
51#define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000
52#define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE }
53#define CONFIG_SYS_MAX_FLASH_SECT 128
54#define CONFIG_SYS_FLASH_EMPTY_INFO
55#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ)
56#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ)
57
58/* NAND FLASH config options */
59#define CONFIG_NAND_FSMC
60#define CONFIG_SYS_NAND_SELF_INIT
61#define CONFIG_SYS_MAX_NAND_DEVICE 1
62#define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE
63#define CONFIG_MTD_ECC_SOFT
64#define CONFIG_SYS_FSMC_NAND_8BIT
65#define CONFIG_SYS_NAND_ONFI_DETECTION
Stefan Roese6090ad82015-09-02 11:10:59 +020066#define CONFIG_NAND_ECC_BCH
67#define CONFIG_BCH
Stefan Roese181e06b2012-05-30 22:59:08 +000068
69/* UBI/UBI config options */
70#define CONFIG_MTD_DEVICE
71#define CONFIG_MTD_PARTITIONS
Stefan Roese181e06b2012-05-30 22:59:08 +000072
73/* Ethernet config options */
74#define CONFIG_MII
Stefan Roese181e06b2012-05-30 22:59:08 +000075#define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
Stefan Roese181e06b2012-05-30 22:59:08 +000076#define CONFIG_PHY_ADDR 0 /* PHY address */
77#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
Stefan Roesefc5ce162016-04-27 09:10:42 +020078#define CONFIG_PHY_MICREL
79#define CONFIG_PHY_MICREL_KSZ9031
Stefan Roese181e06b2012-05-30 22:59:08 +000080
81#define CONFIG_SPEAR_GPIO
82
83/* I2C config options */
Stefan Roeseef6073e2014-10-28 12:12:00 +010084#define CONFIG_SYS_I2C
Alexey Brodkind7e3a0c2014-02-10 12:20:11 +040085#define CONFIG_SYS_I2C_BASE 0xD0200000
Stefan Roese181e06b2012-05-30 22:59:08 +000086#define CONFIG_SYS_I2C_SPEED 400000
87#define CONFIG_SYS_I2C_SLAVE 0x02
88#define CONFIG_I2C_CHIPADDRESS 0x50
89
90#define CONFIG_RTC_M41T62 1
91#define CONFIG_SYS_I2C_RTC_ADDR 0x68
92
93/* FPGA config options */
94#define CONFIG_FPGA
95#define CONFIG_FPGA_XILINX
96#define CONFIG_FPGA_SPARTAN3
97#define CONFIG_FPGA_COUNT 1
98
Stefan Roesea3b29862015-08-18 09:27:20 +020099/* USB EHCI options */
Stefan Roesea3b29862015-08-18 09:27:20 +0200100#define CONFIG_USB_EHCI_SPEAR
Stefan Roesea3b29862015-08-18 09:27:20 +0200101#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
102
Stefan Roese181e06b2012-05-30 22:59:08 +0000103/*
104 * Command support defines
105 */
Stefan Roese181e06b2012-05-30 22:59:08 +0000106#define CONFIG_CMD_NAND
Stefan Roese181e06b2012-05-30 22:59:08 +0000107#define CONFIG_CMD_SAVES
Stefan Roese181e06b2012-05-30 22:59:08 +0000108
Stefan Roesea3b29862015-08-18 09:27:20 +0200109/* Filesystem support (for USB key) */
110#define CONFIG_SUPPORT_VFAT
Stefan Roesea3b29862015-08-18 09:27:20 +0200111
Stefan Roese181e06b2012-05-30 22:59:08 +0000112
Stefan Roese181e06b2012-05-30 22:59:08 +0000113/*
114 * U-Boot Environment placing definitions.
115 */
116#define CONFIG_ENV_SECT_SIZE 0x00010000
117#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
118 CONFIG_SYS_MONITOR_LEN)
119#define CONFIG_ENV_SIZE 0x02000
120#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
121 CONFIG_ENV_SECT_SIZE)
122#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
123
124/* Miscellaneous configurable options */
125#define CONFIG_ARCH_CPU_INIT
Stefan Roese181e06b2012-05-30 22:59:08 +0000126#define CONFIG_BOOT_PARAMS_ADDR 0x00000100
127#define CONFIG_CMDLINE_TAG
Stefan Roese181e06b2012-05-30 22:59:08 +0000128#define CONFIG_SETUP_MEMORY_TAGS
129#define CONFIG_MISC_INIT_R
Stefan Roese181e06b2012-05-30 22:59:08 +0000130#define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */
Stefan Roese181e06b2012-05-30 22:59:08 +0000131
132#define CONFIG_SYS_MEMTEST_START 0x00800000
133#define CONFIG_SYS_MEMTEST_END 0x04000000
Stefan Roesea3b29862015-08-18 09:27:20 +0200134#define CONFIG_SYS_MALLOC_LEN (8 << 20)
Stefan Roese181e06b2012-05-30 22:59:08 +0000135#define CONFIG_SYS_LONGHELP
Stefan Roese181e06b2012-05-30 22:59:08 +0000136#define CONFIG_CMDLINE_EDITING
Stefan Roesea3b29862015-08-18 09:27:20 +0200137#define CONFIG_AUTO_COMPLETE
Stefan Roese181e06b2012-05-30 22:59:08 +0000138#define CONFIG_SYS_CBSIZE 256
139#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
140 sizeof(CONFIG_SYS_PROMPT) + 16)
141#define CONFIG_SYS_MAXARGS 16
142#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
143#define CONFIG_SYS_LOAD_ADDR 0x00800000
Stefan Roese181e06b2012-05-30 22:59:08 +0000144
145/* Use last 2 lwords in internal SRAM for bootcounter */
146#define CONFIG_BOOTCOUNT_LIMIT
Stefan Roese7618ad02015-08-18 09:27:17 +0200147#define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SRAM_BASE + \
148 CONFIG_SRAM_SIZE)
Stefan Roese181e06b2012-05-30 22:59:08 +0000149
150#define CONFIG_HOSTNAME x600
151#define CONFIG_UBI_PART ubi0
152#define CONFIG_UBIFS_VOLUME rootfs
153
Stefan Roese181e06b2012-05-30 22:59:08 +0000154#define MTDIDS_DEFAULT "nand0=nand"
155#define MTDPARTS_DEFAULT "mtdparts=nand:64M(ubi0),64M(ubi1)"
156
157#define CONFIG_EXTRA_ENV_SETTINGS \
158 "u-boot_addr=1000000\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200159 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000160 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200161 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
162 " +${filesize};" \
163 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
164 "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000165 " ${filesize};" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200166 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000167 " +${filesize}\0" \
168 "upd=run load update\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200169 "ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0" \
170 "part=" __stringify(CONFIG_UBI_PART) "\0" \
171 "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000172 "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \
173 "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \
174 " ${filesize}\0" \
175 "upd_ubifs=run load_ubifs update_ubifs\0" \
176 "init_ubifs=nand erase.part ubi0;ubi part ${part};" \
177 "ubi create ${vol} 4000000\0" \
178 "netdev=eth0\0" \
179 "rootpath=/opt/eldk-4.2/arm\0" \
180 "nfsargs=setenv bootargs root=/dev/nfs rw " \
181 "nfsroot=${serverip}:${rootpath}\0" \
182 "ramargs=setenv bootargs root=/dev/ram rw\0" \
183 "boot_part=0\0" \
184 "altbootcmd=if test $boot_part -eq 0;then " \
185 "echo Switching to partition 1!;" \
186 "setenv boot_part 1;" \
187 "else; " \
188 "echo Switching to partition 0!;" \
189 "setenv boot_part 0;" \
190 "fi;" \
191 "saveenv;boot\0" \
192 "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \
193 "root=ubi0:rootfs rootfstype=ubifs\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200194 "kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000195 "kernel_fs=/boot/uImage \0" \
196 "kernel_addr=1000000\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200197 "dtb=" __stringify(CONFIG_HOSTNAME) "/" \
198 __stringify(CONFIG_HOSTNAME) ".dtb\0" \
199 "dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000200 "dtb_addr=1800000\0" \
201 "load_kernel=tftp ${kernel_addr} ${kernel}\0" \
202 "load_dtb=tftp ${dtb_addr} ${dtb}\0" \
203 "addip=setenv bootargs ${bootargs} " \
204 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
205 ":${hostname}:${netdev}:off panic=1\0" \
206 "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \
207 "${baudrate}\0" \
208 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
209 "net_nfs=run load_dtb load_kernel; " \
210 "run nfsargs addip addcon addmtd addmisc;" \
211 "bootm ${kernel_addr} - ${dtb_addr}\0" \
212 "mtdids=" MTDIDS_DEFAULT "\0" \
213 "mtdparts=" MTDPARTS_DEFAULT "\0" \
214 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \
215 " addcon addmisc addmtd;" \
216 "bootm ${kernel_addr} - ${dtb_addr}\0" \
Joe Hershberger108458a2012-11-01 16:54:18 +0000217 "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000218 "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \
219 "ubifsload ${dtb_addr} ${dtb_fs};\0" \
220 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \
221 "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \
222 "bootcmd=run nand_ubifs\0" \
223 "\0"
224
Stefan Roese181e06b2012-05-30 22:59:08 +0000225/* Physical Memory Map */
226#define CONFIG_NR_DRAM_BANKS 1
227#define PHYS_SDRAM_1 0x00000000
228#define PHYS_SDRAM_1_MAXSIZE 0x40000000
229
230#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Stefan Roese7618ad02015-08-18 09:27:17 +0200231#define CONFIG_SRAM_BASE 0xd2800000
232/* Preserve the last 2 lwords for the boot-counter */
233#define CONFIG_SRAM_SIZE ((8 << 10) - 0x8)
234#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SRAM_BASE
235#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SRAM_SIZE
Stefan Roese181e06b2012-05-30 22:59:08 +0000236
237#define CONFIG_SYS_INIT_SP_OFFSET \
238 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
239
240#define CONFIG_SYS_INIT_SP_ADDR \
241 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
242
243/*
244 * SPL related defines
245 */
Stefan Roese7618ad02015-08-18 09:27:17 +0200246#define CONFIG_SPL_TEXT_BASE 0xd2800b00
247#define CONFIG_SPL_MAX_SIZE (CONFIG_SRAM_SIZE - 0xb00)
Stefan Roese181e06b2012-05-30 22:59:08 +0000248#define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear"
249#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/spear/u-boot-spl.lds"
250
Stefan Roese7618ad02015-08-18 09:27:17 +0200251#define CONFIG_SPL_FRAMEWORK
Stefan Roese181e06b2012-05-30 22:59:08 +0000252
253/*
254 * Please select/define only one of the following
255 * Each definition corresponds to a supported DDR chip.
256 * DDR configuration is based on the following selection
257 */
258#define CONFIG_DDR_MT47H64M16 1
259#define CONFIG_DDR_MT47H32M16 0
260#define CONFIG_DDR_MT47H128M8 0
261
262/*
263 * Synchronous/Asynchronous operation of DDR
264 *
265 * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
266 * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
267 * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
268 */
269#define CONFIG_DDR_2HCLK 1
270#define CONFIG_DDR_HCLK 0
271#define CONFIG_DDR_PLL2 0
272
273/*
274 * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
275 * or not. Modify/Add to only these macros to define new boot types
276 */
277#define USB_BOOT_SUPPORTED 0
278#define PCIE_BOOT_SUPPORTED 0
279#define SNOR_BOOT_SUPPORTED 1
280#define NAND_BOOT_SUPPORTED 1
281#define PNOR_BOOT_SUPPORTED 0
282#define TFTP_BOOT_SUPPORTED 0
283#define UART_BOOT_SUPPORTED 0
284#define SPI_BOOT_SUPPORTED 0
285#define I2C_BOOT_SUPPORTED 0
286#define MMC_BOOT_SUPPORTED 0
287
288#endif /* __CONFIG_H */