blob: 400a06eeb2be9b477bc557ef6e5b23e6864bd4cd [file] [log] [blame]
Srinath714194e2011-04-18 17:40:35 -04001/*
2 * am3517_crane.h - Default configuration for AM3517 CraneBoard.
3 *
4 * Author: Srinath.R <srinath@mistralsolutions.com>
5 *
6 * Based on include/configs/am3517evm.h
7 *
8 * Copyright (C) 2011 Mistral Solutions pvt Ltd
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Srinath714194e2011-04-18 17:40:35 -040011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/*
17 * High Level Configuration Options
18 */
Srinath714194e2011-04-18 17:40:35 -040019
20#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050021#include <asm/arch/omap.h>
Srinath714194e2011-04-18 17:40:35 -040022
Srinath714194e2011-04-18 17:40:35 -040023/* Clock Defines */
24#define V_OSCK 26000000 /* Clock output from T2 */
25#define V_SCLK (V_OSCK >> 1)
26
Srinath714194e2011-04-18 17:40:35 -040027#define CONFIG_MISC_INIT_R
28
29#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
30#define CONFIG_SETUP_MEMORY_TAGS 1
31#define CONFIG_INITRD_TAG 1
32#define CONFIG_REVISION_TAG 1
33
34/*
35 * Size of malloc() pool
36 */
37#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
38#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
39 /* initial data */
40/*
41 * DDR related
42 */
Srinath714194e2011-04-18 17:40:35 -040043#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
44
45/*
46 * Hardware drivers
47 */
48
49/*
50 * NS16550 Configuration
51 */
52#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
53
Srinath714194e2011-04-18 17:40:35 -040054#define CONFIG_SYS_NS16550_SERIAL
55#define CONFIG_SYS_NS16550_REG_SIZE (-4)
56#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
57
58/*
59 * select serial console configuration
60 */
61#define CONFIG_CONS_INDEX 3
62#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
63#define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
64
65/* allow to overwrite serial and ethaddr */
66#define CONFIG_ENV_OVERWRITE
Srinath714194e2011-04-18 17:40:35 -040067#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
68 115200}
Srinath714194e2011-04-18 17:40:35 -040069
70/*
71 * USB configuration
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020072 * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
73 * Enable CONFIG_USB_MUSB_UDC for Device functionalities.
Srinath714194e2011-04-18 17:40:35 -040074 */
75#define CONFIG_USB_AM35X 1
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020076#define CONFIG_USB_MUSB_HCD 1
Srinath714194e2011-04-18 17:40:35 -040077
78#ifdef CONFIG_USB_AM35X
79
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020080#ifdef CONFIG_USB_MUSB_HCD
Srinath714194e2011-04-18 17:40:35 -040081
Srinath714194e2011-04-18 17:40:35 -040082#ifdef CONFIG_USB_KEYBOARD
Srinath714194e2011-04-18 17:40:35 -040083#define CONFIG_PREBOOT "usb start"
84#endif /* CONFIG_USB_KEYBOARD */
85
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020086#endif /* CONFIG_USB_MUSB_HCD */
Srinath714194e2011-04-18 17:40:35 -040087
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020088#ifdef CONFIG_USB_MUSB_UDC
Srinath714194e2011-04-18 17:40:35 -040089/* USB device configuration */
90#define CONFIG_USB_DEVICE 1
91#define CONFIG_USB_TTY 1
Srinath714194e2011-04-18 17:40:35 -040092/* Change these to suit your needs */
93#define CONFIG_USBD_VENDORID 0x0451
94#define CONFIG_USBD_PRODUCTID 0x5678
95#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
96#define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020097#endif /* CONFIG_USB_MUSB_UDC */
Srinath714194e2011-04-18 17:40:35 -040098
99#endif /* CONFIG_USB_AM35X */
100
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200101#define CONFIG_SYS_I2C
102#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
103#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
Srinath714194e2011-04-18 17:40:35 -0400104
Srinath714194e2011-04-18 17:40:35 -0400105/*
106 * Board NAND Info.
107 */
108#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
109 /* to access nand */
110#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
111 /* to access */
112 /* nand at CS0 */
113
114#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
115 /* NAND devices */
Srinath714194e2011-04-18 17:40:35 -0400116
117#define CONFIG_JFFS2_NAND
118/* nand device jffs2 lives on */
119#define CONFIG_JFFS2_DEV "nand0"
120/* start of jffs2 partition */
121#define CONFIG_JFFS2_PART_OFFSET 0x680000
122#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
123
124/* Environment information */
Srinath714194e2011-04-18 17:40:35 -0400125
Joe Hershbergere4da2482011-10-13 13:03:48 +0000126#define CONFIG_BOOTFILE "uImage"
Srinath714194e2011-04-18 17:40:35 -0400127
128#define CONFIG_EXTRA_ENV_SETTINGS \
129 "loadaddr=0x82000000\0" \
130 "console=ttyS2,115200n8\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400131 "mmcdev=0\0" \
Srinath714194e2011-04-18 17:40:35 -0400132 "mmcargs=setenv bootargs console=${console} " \
133 "root=/dev/mmcblk0p2 rw " \
134 "rootfstype=ext3 rootwait\0" \
135 "nandargs=setenv bootargs console=${console} " \
136 "root=/dev/mtdblock4 rw " \
137 "rootfstype=jffs2\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400138 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Srinath714194e2011-04-18 17:40:35 -0400139 "bootscript=echo Running bootscript from mmc ...; " \
140 "source ${loadaddr}\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400141 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Srinath714194e2011-04-18 17:40:35 -0400142 "mmcboot=echo Booting from mmc ...; " \
143 "run mmcargs; " \
144 "bootm ${loadaddr}\0" \
145 "nandboot=echo Booting from nand ...; " \
146 "run nandargs; " \
147 "nand read ${loadaddr} 280000 400000; " \
148 "bootm ${loadaddr}\0" \
149
150#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000151 "mmc dev ${mmcdev}; if mmc rescan; then " \
Srinath714194e2011-04-18 17:40:35 -0400152 "if run loadbootscript; then " \
153 "run bootscript; " \
154 "else " \
155 "if run loaduimage; then " \
156 "run mmcboot; " \
157 "else run nandboot; " \
158 "fi; " \
159 "fi; " \
160 "else run nandboot; fi"
161
162#define CONFIG_AUTO_COMPLETE 1
163/*
164 * Miscellaneous configurable options
165 */
Srinath714194e2011-04-18 17:40:35 -0400166#define CONFIG_SYS_LONGHELP /* undef to save memory */
Srinath714194e2011-04-18 17:40:35 -0400167#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Srinath714194e2011-04-18 17:40:35 -0400168#define CONFIG_SYS_MAXARGS 32 /* max number of command */
169 /* args */
Srinath714194e2011-04-18 17:40:35 -0400170/* memtest works on */
171#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
172#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
173 0x01F00000) /* 31MB */
174
175#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
176 /* address */
177
178/*
179 * AM3517 has 12 GP timers, they can be driven by the system clock
180 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
181 * This rate is divided by a local divisor.
182 */
183#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
184#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Srinath714194e2011-04-18 17:40:35 -0400185
186/*-----------------------------------------------------------------------
Srinath714194e2011-04-18 17:40:35 -0400187 * Physical Memory Map
188 */
189#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
190#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Srinath714194e2011-04-18 17:40:35 -0400191#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
192
Srinath714194e2011-04-18 17:40:35 -0400193/*-----------------------------------------------------------------------
194 * FLASH and environment organization
195 */
196
197/* **** PISMO SUPPORT *** */
Srinath714194e2011-04-18 17:40:35 -0400198#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
199 /* on one chip */
200#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
201#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
202
pekon gupta0a9ec452014-07-18 17:59:41 +0530203#define CONFIG_SYS_FLASH_BASE NAND_BASE
Srinath714194e2011-04-18 17:40:35 -0400204
205/* Monitor at start of flash */
206#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
207
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400208#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
Adam Ford6b1c1652017-09-04 21:08:02 -0500209#define CONFIG_ENV_OFFSET 0x260000
210#define CONFIG_ENV_ADDR 0x260000
Srinath714194e2011-04-18 17:40:35 -0400211
212/*-----------------------------------------------------------------------
213 * CFI FLASH driver setup
214 */
215/* timeout values are in ticks */
216#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
217#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
218
219/* Flash banks JFFS2 should use */
220#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
221 CONFIG_SYS_MAX_NAND_DEVICE)
222#define CONFIG_SYS_JFFS2_MEM_NAND
223/* use flash_info[2] */
224#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
225#define CONFIG_SYS_JFFS2_NUM_BANKS 1
226
Srinath714194e2011-04-18 17:40:35 -0400227#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
228#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
229#define CONFIG_SYS_INIT_RAM_SIZE 0x800
230#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
231 CONFIG_SYS_INIT_RAM_SIZE - \
232 GENERATED_GBL_DATA_SIZE)
Tom Rini9e341852011-11-18 12:48:11 +0000233
234/* Defines for SPL */
Tom Rini28591df2012-08-13 12:03:19 -0700235#define CONFIG_SPL_FRAMEWORK
Tom Rini9e341852011-11-18 12:48:11 +0000236#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400237#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
238 CONFIG_SPL_TEXT_BASE)
Tom Rini9e341852011-11-18 12:48:11 +0000239
240#define CONFIG_SPL_BSS_START_ADDR 0x80000000
241#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
242
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100243#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200244#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Tom Rini9e341852011-11-18 12:48:11 +0000245
Scott Woodc352a0c2012-09-20 19:09:07 -0500246#define CONFIG_SPL_NAND_BASE
247#define CONFIG_SPL_NAND_DRIVERS
248#define CONFIG_SPL_NAND_ECC
Tom Rini9e341852011-11-18 12:48:11 +0000249
250/* NAND boot config */
251#define CONFIG_SYS_NAND_5_ADDR_CYCLE
252#define CONFIG_SYS_NAND_PAGE_COUNT 64
253#define CONFIG_SYS_NAND_PAGE_SIZE 2048
254#define CONFIG_SYS_NAND_OOBSIZE 64
255#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
256#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
257#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
258 10, 11, 12, 13}
259#define CONFIG_SYS_NAND_ECCSIZE 512
260#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530261#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Tom Rini9e341852011-11-18 12:48:11 +0000262#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
263#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
264
265/*
266 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
267 * 64 bytes before this address should be set aside for u-boot.img's
268 * header. That is 0x800FFFC0--0x80100000 should not be used for any
269 * other needs.
270 */
271#define CONFIG_SYS_TEXT_BASE 0x80100000
272#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
273#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
274
Srinath714194e2011-04-18 17:40:35 -0400275#endif /* __CONFIG_H */