blob: 258632e52b0b602cad9c7368f66e01d87aa04ccb [file] [log] [blame]
Michal Simekaf482d52012-09-28 09:56:37 +00001/*
2 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
3 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Michal Simekaf482d52012-09-28 09:56:37 +00005 */
6
7#include <common.h>
Michal Simek65ef52f2014-02-24 11:16:32 +01008#include <fdtdec.h>
Michal Simek0f796702014-04-25 13:51:17 +02009#include <fpga.h>
10#include <mmc.h>
Michal Simekaf482d52012-09-28 09:56:37 +000011#include <netdev.h>
Michal Simek15d654c2013-04-22 15:43:02 +020012#include <zynqpl.h>
Michal Simek242192b2013-04-12 16:33:08 +020013#include <asm/arch/hardware.h>
14#include <asm/arch/sys_proto.h>
Michal Simekaf482d52012-09-28 09:56:37 +000015
16DECLARE_GLOBAL_DATA_PTR;
17
Michal Simekda713862014-03-04 12:41:05 +010018#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
19 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
Michal Simek0f796702014-04-25 13:51:17 +020020static xilinx_desc fpga;
Michal Simek15d654c2013-04-22 15:43:02 +020021
22/* It can be done differently */
Michal Simek0f796702014-04-25 13:51:17 +020023static xilinx_desc fpga010 = XILINX_XC7Z010_DESC(0x10);
24static xilinx_desc fpga015 = XILINX_XC7Z015_DESC(0x15);
25static xilinx_desc fpga020 = XILINX_XC7Z020_DESC(0x20);
26static xilinx_desc fpga030 = XILINX_XC7Z030_DESC(0x30);
27static xilinx_desc fpga045 = XILINX_XC7Z045_DESC(0x45);
28static xilinx_desc fpga100 = XILINX_XC7Z100_DESC(0x100);
Michal Simek15d654c2013-04-22 15:43:02 +020029#endif
30
Michal Simekaf482d52012-09-28 09:56:37 +000031int board_init(void)
32{
Michal Simekda713862014-03-04 12:41:05 +010033#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
34 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
Michal Simek15d654c2013-04-22 15:43:02 +020035 u32 idcode;
36
37 idcode = zynq_slcr_get_idcode();
38
39 switch (idcode) {
40 case XILINX_ZYNQ_7010:
41 fpga = fpga010;
42 break;
Michal Simek0e91d3a2013-09-26 16:39:03 +020043 case XILINX_ZYNQ_7015:
44 fpga = fpga015;
45 break;
Michal Simek15d654c2013-04-22 15:43:02 +020046 case XILINX_ZYNQ_7020:
47 fpga = fpga020;
48 break;
49 case XILINX_ZYNQ_7030:
50 fpga = fpga030;
51 break;
52 case XILINX_ZYNQ_7045:
53 fpga = fpga045;
54 break;
Michal Simek52f91b52013-06-17 13:54:07 +020055 case XILINX_ZYNQ_7100:
56 fpga = fpga100;
57 break;
Michal Simek15d654c2013-04-22 15:43:02 +020058 }
59#endif
60
Michal Simekda713862014-03-04 12:41:05 +010061#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
62 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
Michal Simek15d654c2013-04-22 15:43:02 +020063 fpga_init();
64 fpga_add(fpga_xilinx, &fpga);
65#endif
66
Michal Simekaf482d52012-09-28 09:56:37 +000067 return 0;
68}
69
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053070int board_late_init(void)
71{
72 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
73 case ZYNQ_BM_NOR:
74 setenv("modeboot", "norboot");
75 break;
76 case ZYNQ_BM_SD:
77 setenv("modeboot", "sdboot");
78 break;
79 case ZYNQ_BM_JTAG:
80 setenv("modeboot", "jtagboot");
81 break;
82 default:
83 setenv("modeboot", "");
84 break;
85 }
86
87 return 0;
88}
Michal Simekaf482d52012-09-28 09:56:37 +000089
Michal Simekaf482d52012-09-28 09:56:37 +000090int board_eth_init(bd_t *bis)
91{
92 u32 ret = 0;
93
Michal Simek47edb142013-07-25 15:47:16 +020094#ifdef CONFIG_XILINX_AXIEMAC
95 ret |= xilinx_axiemac_initialize(bis, XILINX_AXIEMAC_BASEADDR,
96 XILINX_AXIDMA_BASEADDR);
97#endif
98#ifdef CONFIG_XILINX_EMACLITE
99 u32 txpp = 0;
100 u32 rxpp = 0;
101# ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
102 txpp = 1;
103# endif
104# ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
105 rxpp = 1;
106# endif
107 ret |= xilinx_emaclite_initialize(bis, XILINX_EMACLITE_BASEADDR,
108 txpp, rxpp);
109#endif
110
Michal Simek242192b2013-04-12 16:33:08 +0200111#if defined(CONFIG_ZYNQ_GEM)
112# if defined(CONFIG_ZYNQ_GEM0)
David Andrey1b0dd5e2013-04-04 19:13:07 +0200113 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR0,
David Andrey73875dc2013-04-05 17:24:24 +0200114 CONFIG_ZYNQ_GEM_PHY_ADDR0, 0);
Michal Simek242192b2013-04-12 16:33:08 +0200115# endif
116# if defined(CONFIG_ZYNQ_GEM1)
David Andrey1b0dd5e2013-04-04 19:13:07 +0200117 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR1,
David Andrey73875dc2013-04-05 17:24:24 +0200118 CONFIG_ZYNQ_GEM_PHY_ADDR1, 0);
Michal Simek242192b2013-04-12 16:33:08 +0200119# endif
Michal Simekaf482d52012-09-28 09:56:37 +0000120#endif
Michal Simekaf482d52012-09-28 09:56:37 +0000121 return ret;
122}
Michal Simekaf482d52012-09-28 09:56:37 +0000123
Michal Simek0dd222b2013-04-22 14:56:49 +0200124#ifdef CONFIG_CMD_MMC
125int board_mmc_init(bd_t *bd)
126{
127 int ret = 0;
128
129#if defined(CONFIG_ZYNQ_SDHCI)
130# if defined(CONFIG_ZYNQ_SDHCI0)
131 ret = zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR0);
132# endif
133# if defined(CONFIG_ZYNQ_SDHCI1)
134 ret |= zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR1);
135# endif
136#endif
137 return ret;
138}
139#endif
140
Michal Simekaf482d52012-09-28 09:56:37 +0000141int dram_init(void)
142{
Michal Simek65ef52f2014-02-24 11:16:32 +0100143#ifdef CONFIG_OF_CONTROL
144 int node;
145 fdt_addr_t addr;
146 fdt_size_t size;
147 const void *blob = gd->fdt_blob;
Michal Simekaf482d52012-09-28 09:56:37 +0000148
Michal Simek65ef52f2014-02-24 11:16:32 +0100149 node = fdt_node_offset_by_prop_value(blob, -1, "device_type",
150 "memory", 7);
151 if (node == -FDT_ERR_NOTFOUND) {
152 debug("ZYNQ DRAM: Can't get memory node\n");
153 return -1;
154 }
155 addr = fdtdec_get_addr_size(blob, node, "reg", &size);
156 if (addr == FDT_ADDR_T_NONE || size == 0) {
157 debug("ZYNQ DRAM: Can't get base address or size\n");
158 return -1;
159 }
160 gd->ram_size = size;
161#else
162 gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
163#endif
Michal Simekf5ff7bc2013-06-17 14:37:01 +0200164 zynq_ddrc_init();
165
Michal Simekaf482d52012-09-28 09:56:37 +0000166 return 0;
167}