blob: dc425ae2be8d9672dbf356d084b7a94c2ff40457 [file] [log] [blame]
wdenk16f21702002-08-26 21:58:50 +00001/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include "ocrtc.h"
26#include <asm/processor.h>
27#include <i2c.h>
28#include <command.h>
wdenk16f21702002-08-26 21:58:50 +000029
30/* ------------------------------------------------------------------------- */
31
wdenkda55c6e2004-01-20 23:12:12 +000032int board_early_init_f (void)
wdenk16f21702002-08-26 21:58:50 +000033{
34 /*
35 * IRQ 0-15 405GP internally generated; active high; level sensitive
36 * IRQ 16 405GP internally generated; active low; level sensitive
37 * IRQ 17-24 RESERVED
38 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
39 * IRQ 26 (EXT IRQ 1) CAN1; active low; level sensitive
40 * IRQ 27 (EXT IRQ 2) PCI SLOT 0; active low; level sensitive
41 * IRQ 28 (EXT IRQ 3) PCI SLOT 1; active low; level sensitive
42 * IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
43 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive
44 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
45 */
46 mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
47 mtdcr (uicer, 0x00000000); /* disable all ints */
48 mtdcr (uiccr, 0x00000000); /* set all to be non-critical */
49 mtdcr (uicpr, 0xFFFFFF81); /* set int polarities */
50 mtdcr (uictr, 0x10000000); /* set int trigger levels */
51 mtdcr (uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority */
52 mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
53
54 /*
55 * EBC Configuration Register: clear EBTC -> high-Z ebc signals between
56 * transfers, set device-paced timeout to 256 cycles
57 */
58 mtebc (epcr, 0x20400000);
59
60 return 0;
61}
62
63
64/* ------------------------------------------------------------------------- */
65
66int misc_init_f (void)
67{
68 return 0; /* dummy implementation */
69}
70
71
72/*
73 * Check Board Identity:
74 */
75
76int checkboard (void)
77{
78 unsigned char str[64];
79 int i = getenv_r ("serial#", str, sizeof (str));
80
81 puts ("Board: ");
82
83 if (i == -1) {
84#ifdef CONFIG_OCRTC
85 puts ("### No HW ID - assuming OCRTC");
86#endif
87#ifdef CONFIG_ORSG
88 puts ("### No HW ID - assuming ORSG");
89#endif
90 } else {
91 puts (str);
92 }
93
94 putc ('\n');
95
96 return (0);
97}
98
99/* ------------------------------------------------------------------------- */
100
101long int initdram (int board_type)
102{
103 unsigned long val;
104
105 mtdcr (memcfga, mem_mb0cf);
106 val = mfdcr (memcfgd);
107
108#if 0
109 printf ("\nmb0cf=%x\n", val); /* test-only */
110 printf ("strap=%x\n", mfdcr (strap)); /* test-only */
111#endif
112
113 return (4 * 1024 * 1024 << ((val & 0x000e0000) >> 17));
114}
115
116/* ------------------------------------------------------------------------- */
117
118int testdram (void)
119{
120 /* TODO: XXX XXX XXX */
121 printf ("test: 16 MB - ok\n");
122
123 return (0);
124}
125
126/* ------------------------------------------------------------------------- */