Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2012 The Chromium OS Authors. All rights reserved. |
| 4 | * Copyright (c) 2010-2011 NVIDIA Corporation |
| 5 | * NVIDIA Corporation <www.nvidia.com> |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 9 | #include <dm.h> |
| 10 | #include <errno.h> |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 11 | #include <i2c.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 12 | #include <log.h> |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 13 | #include <asm/io.h> |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 14 | #include <clk.h> |
| 15 | #include <reset.h> |
Stephen Warren | 00b6aad | 2016-09-13 10:46:02 -0600 | [diff] [blame] | 16 | #ifndef CONFIG_TEGRA186 |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 17 | #include <asm/arch/clock.h> |
| 18 | #include <asm/arch/funcmux.h> |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 19 | #endif |
| 20 | #include <asm/arch/gpio.h> |
Tom Warren | ab37196 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 21 | #include <asm/arch-tegra/tegra_i2c.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 22 | #include <linux/delay.h> |
Simon Glass | d66c5f7 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 23 | #include <linux/err.h> |
Simon Glass | bdd5f81 | 2023-09-14 18:21:46 -0600 | [diff] [blame] | 24 | #include <linux/printk.h> |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 25 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 26 | enum i2c_type { |
| 27 | TYPE_114, |
| 28 | TYPE_STD, |
| 29 | TYPE_DVC, |
| 30 | }; |
| 31 | |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 32 | /* Information about i2c controller */ |
| 33 | struct i2c_bus { |
| 34 | int id; |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 35 | struct reset_ctl reset_ctl; |
| 36 | struct clk clk; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 37 | int speed; |
| 38 | int pinmux_config; |
| 39 | struct i2c_control *control; |
| 40 | struct i2c_ctlr *regs; |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 41 | enum i2c_type type; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 42 | int inited; /* bus is inited */ |
| 43 | }; |
| 44 | |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 45 | static void set_packet_mode(struct i2c_bus *i2c_bus) |
| 46 | { |
| 47 | u32 config; |
| 48 | |
| 49 | config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK; |
| 50 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 51 | if (i2c_bus->type == TYPE_DVC) { |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 52 | struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs; |
| 53 | |
| 54 | writel(config, &dvc->cnfg); |
| 55 | } else { |
| 56 | writel(config, &i2c_bus->regs->cnfg); |
| 57 | /* |
| 58 | * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe |
| 59 | * issues, i.e., some slaves may be wrongly detected. |
| 60 | */ |
| 61 | setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK); |
| 62 | } |
| 63 | } |
| 64 | |
| 65 | static void i2c_reset_controller(struct i2c_bus *i2c_bus) |
| 66 | { |
| 67 | /* Reset I2C controller. */ |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 68 | reset_assert(&i2c_bus->reset_ctl); |
| 69 | udelay(1); |
| 70 | reset_deassert(&i2c_bus->reset_ctl); |
| 71 | udelay(1); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 72 | |
| 73 | /* re-program config register to packet mode */ |
| 74 | set_packet_mode(i2c_bus); |
| 75 | } |
| 76 | |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 77 | static int i2c_init_clock(struct i2c_bus *i2c_bus, unsigned rate) |
| 78 | { |
| 79 | int ret; |
| 80 | |
| 81 | ret = reset_assert(&i2c_bus->reset_ctl); |
| 82 | if (ret) |
| 83 | return ret; |
| 84 | ret = clk_enable(&i2c_bus->clk); |
| 85 | if (ret) |
| 86 | return ret; |
| 87 | ret = clk_set_rate(&i2c_bus->clk, rate); |
| 88 | if (IS_ERR_VALUE(ret)) |
| 89 | return ret; |
| 90 | ret = reset_deassert(&i2c_bus->reset_ctl); |
| 91 | if (ret) |
| 92 | return ret; |
| 93 | |
| 94 | return 0; |
| 95 | } |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 96 | |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 97 | static void i2c_init_controller(struct i2c_bus *i2c_bus) |
| 98 | { |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 99 | if (!i2c_bus->speed) |
| 100 | return; |
| 101 | debug("%s: speed=%d\n", __func__, i2c_bus->speed); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 102 | /* |
| 103 | * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8 |
| 104 | * here, in section 23.3.1, but in fact we seem to need a factor of |
| 105 | * 16 to get the right frequency. |
| 106 | */ |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 107 | i2c_init_clock(i2c_bus, i2c_bus->speed * 2 * 8); |
Tom Warren | f8cf4b2 | 2013-02-08 07:25:30 +0000 | [diff] [blame] | 108 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 109 | if (i2c_bus->type == TYPE_114) { |
Tom Warren | f8cf4b2 | 2013-02-08 07:25:30 +0000 | [diff] [blame] | 110 | /* |
| 111 | * T114 I2C went to a single clock source for standard/fast and |
| 112 | * HS clock speeds. The new clock rate setting calculation is: |
| 113 | * SCL = CLK_SOURCE.I2C / |
| 114 | * (CLK_MULT_STD_FAST_MODE * (I2C_CLK_DIV_STD_FAST_MODE+1) * |
| 115 | * I2C FREQUENCY DIVISOR) as per the T114 TRM (sec 30.3.1). |
| 116 | * |
| 117 | * NOTE: We do this here, after the initial clock/pll start, |
| 118 | * because if we read the clk_div reg before the controller |
| 119 | * is running, we hang, and we need it for the new calc. |
| 120 | */ |
| 121 | int clk_div_stdfst_mode = readl(&i2c_bus->regs->clk_div) >> 16; |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 122 | unsigned rate = CLK_MULT_STD_FAST_MODE * |
| 123 | (clk_div_stdfst_mode + 1) * i2c_bus->speed * 2; |
Tom Warren | f8cf4b2 | 2013-02-08 07:25:30 +0000 | [diff] [blame] | 124 | debug("%s: CLK_DIV_STD_FAST_MODE setting = %d\n", __func__, |
| 125 | clk_div_stdfst_mode); |
| 126 | |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 127 | i2c_init_clock(i2c_bus, rate); |
Tom Warren | f8cf4b2 | 2013-02-08 07:25:30 +0000 | [diff] [blame] | 128 | } |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 129 | |
| 130 | /* Reset I2C controller. */ |
| 131 | i2c_reset_controller(i2c_bus); |
| 132 | |
| 133 | /* Configure I2C controller. */ |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 134 | if (i2c_bus->type == TYPE_DVC) { /* only for DVC I2C */ |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 135 | struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs; |
| 136 | |
| 137 | setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK); |
| 138 | } |
| 139 | |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 140 | #ifndef CONFIG_TEGRA186 |
Stephen Warren | 00b6aad | 2016-09-13 10:46:02 -0600 | [diff] [blame] | 141 | funcmux_select(i2c_bus->clk.id, i2c_bus->pinmux_config); |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 142 | #endif |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 143 | } |
| 144 | |
| 145 | static void send_packet_headers( |
| 146 | struct i2c_bus *i2c_bus, |
| 147 | struct i2c_trans_info *trans, |
Stephen Warren | db88225 | 2014-06-25 10:57:27 -0600 | [diff] [blame] | 148 | u32 packet_id, |
| 149 | bool end_with_repeated_start) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 150 | { |
| 151 | u32 data; |
| 152 | |
| 153 | /* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */ |
| 154 | data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT; |
| 155 | data |= packet_id << PKT_HDR1_PKT_ID_SHIFT; |
| 156 | data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT; |
| 157 | writel(data, &i2c_bus->control->tx_fifo); |
| 158 | debug("pkt header 1 sent (0x%x)\n", data); |
| 159 | |
| 160 | /* prepare header2 */ |
| 161 | data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT; |
| 162 | writel(data, &i2c_bus->control->tx_fifo); |
| 163 | debug("pkt header 2 sent (0x%x)\n", data); |
| 164 | |
| 165 | /* prepare IO specific header: configure the slave address */ |
| 166 | data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT; |
| 167 | |
| 168 | /* Enable Read if it is not a write transaction */ |
| 169 | if (!(trans->flags & I2C_IS_WRITE)) |
| 170 | data |= PKT_HDR3_READ_MODE_MASK; |
Stephen Warren | db88225 | 2014-06-25 10:57:27 -0600 | [diff] [blame] | 171 | if (end_with_repeated_start) |
| 172 | data |= PKT_HDR3_REPEAT_START_MASK; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 173 | |
| 174 | /* Write I2C specific header */ |
| 175 | writel(data, &i2c_bus->control->tx_fifo); |
| 176 | debug("pkt header 3 sent (0x%x)\n", data); |
| 177 | } |
| 178 | |
| 179 | static int wait_for_tx_fifo_empty(struct i2c_control *control) |
| 180 | { |
| 181 | u32 count; |
| 182 | int timeout_us = I2C_TIMEOUT_USEC; |
| 183 | |
| 184 | while (timeout_us >= 0) { |
| 185 | count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK) |
| 186 | >> TX_FIFO_EMPTY_CNT_SHIFT; |
| 187 | if (count == I2C_FIFO_DEPTH) |
| 188 | return 1; |
| 189 | udelay(10); |
| 190 | timeout_us -= 10; |
| 191 | } |
| 192 | |
| 193 | return 0; |
| 194 | } |
| 195 | |
| 196 | static int wait_for_rx_fifo_notempty(struct i2c_control *control) |
| 197 | { |
| 198 | u32 count; |
| 199 | int timeout_us = I2C_TIMEOUT_USEC; |
| 200 | |
| 201 | while (timeout_us >= 0) { |
| 202 | count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK) |
| 203 | >> TX_FIFO_FULL_CNT_SHIFT; |
| 204 | if (count) |
| 205 | return 1; |
| 206 | udelay(10); |
| 207 | timeout_us -= 10; |
| 208 | } |
| 209 | |
| 210 | return 0; |
| 211 | } |
| 212 | |
| 213 | static int wait_for_transfer_complete(struct i2c_control *control) |
| 214 | { |
| 215 | int int_status; |
| 216 | int timeout_us = I2C_TIMEOUT_USEC; |
| 217 | |
| 218 | while (timeout_us >= 0) { |
| 219 | int_status = readl(&control->int_status); |
| 220 | if (int_status & I2C_INT_NO_ACK_MASK) |
| 221 | return -int_status; |
| 222 | if (int_status & I2C_INT_ARBITRATION_LOST_MASK) |
| 223 | return -int_status; |
| 224 | if (int_status & I2C_INT_XFER_COMPLETE_MASK) |
| 225 | return 0; |
| 226 | |
| 227 | udelay(10); |
| 228 | timeout_us -= 10; |
| 229 | } |
| 230 | |
| 231 | return -1; |
| 232 | } |
| 233 | |
| 234 | static int send_recv_packets(struct i2c_bus *i2c_bus, |
| 235 | struct i2c_trans_info *trans) |
| 236 | { |
| 237 | struct i2c_control *control = i2c_bus->control; |
| 238 | u32 int_status; |
| 239 | u32 words; |
| 240 | u8 *dptr; |
| 241 | u32 local; |
| 242 | uchar last_bytes; |
| 243 | int error = 0; |
| 244 | int is_write = trans->flags & I2C_IS_WRITE; |
| 245 | |
| 246 | /* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */ |
| 247 | int_status = readl(&control->int_status); |
| 248 | writel(int_status, &control->int_status); |
| 249 | |
Stephen Warren | db88225 | 2014-06-25 10:57:27 -0600 | [diff] [blame] | 250 | send_packet_headers(i2c_bus, trans, 1, |
| 251 | trans->flags & I2C_USE_REPEATED_START); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 252 | |
| 253 | words = DIV_ROUND_UP(trans->num_bytes, 4); |
| 254 | last_bytes = trans->num_bytes & 3; |
| 255 | dptr = trans->buf; |
| 256 | |
| 257 | while (words) { |
| 258 | u32 *wptr = (u32 *)dptr; |
| 259 | |
| 260 | if (is_write) { |
| 261 | /* deal with word alignment */ |
Stephen Warren | 6e06f46 | 2014-06-25 10:57:28 -0600 | [diff] [blame] | 262 | if ((words == 1) && last_bytes) { |
| 263 | local = 0; |
| 264 | memcpy(&local, dptr, last_bytes); |
Thierry Reding | 2bd3a3e | 2015-07-22 15:33:22 -0600 | [diff] [blame] | 265 | } else if ((unsigned long)dptr & 3) { |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 266 | memcpy(&local, dptr, sizeof(u32)); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 267 | } else { |
Stephen Warren | 6e06f46 | 2014-06-25 10:57:28 -0600 | [diff] [blame] | 268 | local = *wptr; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 269 | } |
Stephen Warren | 6e06f46 | 2014-06-25 10:57:28 -0600 | [diff] [blame] | 270 | writel(local, &control->tx_fifo); |
| 271 | debug("pkt data sent (0x%x)\n", local); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 272 | if (!wait_for_tx_fifo_empty(control)) { |
| 273 | error = -1; |
| 274 | goto exit; |
| 275 | } |
| 276 | } else { |
| 277 | if (!wait_for_rx_fifo_notempty(control)) { |
| 278 | error = -1; |
| 279 | goto exit; |
| 280 | } |
| 281 | /* |
| 282 | * for the last word, we read into our local buffer, |
| 283 | * in case that caller did not provide enough buffer. |
| 284 | */ |
| 285 | local = readl(&control->rx_fifo); |
| 286 | if ((words == 1) && last_bytes) |
| 287 | memcpy(dptr, (char *)&local, last_bytes); |
Thierry Reding | 2bd3a3e | 2015-07-22 15:33:22 -0600 | [diff] [blame] | 288 | else if ((unsigned long)dptr & 3) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 289 | memcpy(dptr, &local, sizeof(u32)); |
| 290 | else |
| 291 | *wptr = local; |
| 292 | debug("pkt data received (0x%x)\n", local); |
| 293 | } |
| 294 | words--; |
| 295 | dptr += sizeof(u32); |
| 296 | } |
| 297 | |
| 298 | if (wait_for_transfer_complete(control)) { |
| 299 | error = -1; |
| 300 | goto exit; |
| 301 | } |
| 302 | return 0; |
| 303 | exit: |
| 304 | /* error, reset the controller. */ |
| 305 | i2c_reset_controller(i2c_bus); |
| 306 | |
| 307 | return error; |
| 308 | } |
| 309 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 310 | static int tegra_i2c_write_data(struct i2c_bus *i2c_bus, u32 addr, u8 *data, |
Stephen Warren | db88225 | 2014-06-25 10:57:27 -0600 | [diff] [blame] | 311 | u32 len, bool end_with_repeated_start) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 312 | { |
| 313 | int error; |
| 314 | struct i2c_trans_info trans_info; |
| 315 | |
| 316 | trans_info.address = addr; |
| 317 | trans_info.buf = data; |
| 318 | trans_info.flags = I2C_IS_WRITE; |
Stephen Warren | db88225 | 2014-06-25 10:57:27 -0600 | [diff] [blame] | 319 | if (end_with_repeated_start) |
| 320 | trans_info.flags |= I2C_USE_REPEATED_START; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 321 | trans_info.num_bytes = len; |
| 322 | trans_info.is_10bit_address = 0; |
| 323 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 324 | error = send_recv_packets(i2c_bus, &trans_info); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 325 | if (error) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 326 | debug("tegra_i2c_write_data: Error (%d) !!!\n", error); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 327 | |
| 328 | return error; |
| 329 | } |
| 330 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 331 | static int tegra_i2c_read_data(struct i2c_bus *i2c_bus, u32 addr, u8 *data, |
Simon Glass | 474bccb | 2012-10-30 07:28:52 +0000 | [diff] [blame] | 332 | u32 len) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 333 | { |
| 334 | int error; |
| 335 | struct i2c_trans_info trans_info; |
| 336 | |
| 337 | trans_info.address = addr | 1; |
| 338 | trans_info.buf = data; |
| 339 | trans_info.flags = 0; |
| 340 | trans_info.num_bytes = len; |
| 341 | trans_info.is_10bit_address = 0; |
| 342 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 343 | error = send_recv_packets(i2c_bus, &trans_info); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 344 | if (error) |
Tom Warren | 22562a4 | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 345 | debug("tegra_i2c_read_data: Error (%d) !!!\n", error); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 346 | |
| 347 | return error; |
| 348 | } |
| 349 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 350 | static int tegra_i2c_set_bus_speed(struct udevice *dev, unsigned int speed) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 351 | { |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 352 | struct i2c_bus *i2c_bus = dev_get_priv(dev); |
Simon Glass | 474bccb | 2012-10-30 07:28:52 +0000 | [diff] [blame] | 353 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 354 | i2c_bus->speed = speed; |
| 355 | i2c_init_controller(i2c_bus); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 356 | |
| 357 | return 0; |
| 358 | } |
| 359 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 360 | static int tegra_i2c_probe(struct udevice *dev) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 361 | { |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 362 | struct i2c_bus *i2c_bus = dev_get_priv(dev); |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 363 | int ret; |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 364 | bool is_dvc; |
| 365 | |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 366 | i2c_bus->id = dev_seq(dev); |
Simon Glass | 46227bd | 2015-03-25 12:21:55 -0600 | [diff] [blame] | 367 | i2c_bus->type = dev_get_driver_data(dev); |
Johan Jonker | 8d5d8e0 | 2023-03-13 01:32:04 +0100 | [diff] [blame] | 368 | i2c_bus->regs = dev_read_addr_ptr(dev); |
| 369 | if (!i2c_bus->regs) { |
Simon Glass | eae5254 | 2017-07-25 08:30:06 -0600 | [diff] [blame] | 370 | debug("%s: Cannot get regs address\n", __func__); |
| 371 | return -EINVAL; |
| 372 | } |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 373 | |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 374 | ret = reset_get_by_name(dev, "i2c", &i2c_bus->reset_ctl); |
| 375 | if (ret) { |
Masahiro Yamada | 81e1042 | 2017-09-16 14:10:41 +0900 | [diff] [blame] | 376 | pr_err("reset_get_by_name() failed: %d\n", ret); |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 377 | return ret; |
| 378 | } |
Stephen Warren | 1505b23 | 2016-08-18 11:08:43 -0600 | [diff] [blame] | 379 | ret = clk_get_by_name(dev, "div-clk", &i2c_bus->clk); |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 380 | if (ret) { |
Masahiro Yamada | 81e1042 | 2017-09-16 14:10:41 +0900 | [diff] [blame] | 381 | pr_err("clk_get_by_name() failed: %d\n", ret); |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 382 | return ret; |
| 383 | } |
Stephen Warren | 00b6aad | 2016-09-13 10:46:02 -0600 | [diff] [blame] | 384 | |
| 385 | #ifndef CONFIG_TEGRA186 |
| 386 | /* |
| 387 | * We don't have a binding for pinmux yet. Leave it out for now. So |
| 388 | * far no one needs anything other than the default. |
| 389 | */ |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 390 | i2c_bus->pinmux_config = FUNCMUX_DEFAULT; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 391 | |
| 392 | /* |
| 393 | * We can't specify the pinmux config in the fdt, so I2C2 will not |
| 394 | * work on Seaboard. It normally has no devices on it anyway. |
| 395 | * You could add in this little hack if you need to use it. |
| 396 | * The correct solution is a pinmux binding in the fdt. |
| 397 | * |
Stephen Warren | 00b6aad | 2016-09-13 10:46:02 -0600 | [diff] [blame] | 398 | * if (i2c_bus->clk.id == PERIPH_ID_I2C2) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 399 | * i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA; |
| 400 | */ |
Bryan Wu | c704d18 | 2016-08-05 16:10:35 -0600 | [diff] [blame] | 401 | #endif |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 402 | |
Simon Glass | 46227bd | 2015-03-25 12:21:55 -0600 | [diff] [blame] | 403 | is_dvc = dev_get_driver_data(dev) == TYPE_DVC; |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 404 | if (is_dvc) { |
| 405 | i2c_bus->control = |
| 406 | &((struct dvc_ctlr *)i2c_bus->regs)->control; |
| 407 | } else { |
| 408 | i2c_bus->control = &i2c_bus->regs->control; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 409 | } |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 410 | i2c_init_controller(i2c_bus); |
Stephen Warren | 00b6aad | 2016-09-13 10:46:02 -0600 | [diff] [blame] | 411 | debug("%s: controller bus %d at %p, speed %d: ", |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 412 | is_dvc ? "dvc" : "i2c", dev_seq(dev), i2c_bus->regs, |
| 413 | i2c_bus->speed); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 414 | |
| 415 | return 0; |
| 416 | } |
| 417 | |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 418 | /* i2c write version without the register address */ |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 419 | static int i2c_write_data(struct i2c_bus *i2c_bus, uchar chip, uchar *buffer, |
Jeroen Hofstee | 93dfae7 | 2014-10-08 22:57:46 +0200 | [diff] [blame] | 420 | int len, bool end_with_repeated_start) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 421 | { |
| 422 | int rc; |
| 423 | |
| 424 | debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len); |
| 425 | debug("write_data: "); |
| 426 | /* use rc for counter */ |
| 427 | for (rc = 0; rc < len; ++rc) |
| 428 | debug(" 0x%02x", buffer[rc]); |
| 429 | debug("\n"); |
| 430 | |
| 431 | /* Shift 7-bit address over for lower-level i2c functions */ |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 432 | rc = tegra_i2c_write_data(i2c_bus, chip << 1, buffer, len, |
Stephen Warren | db88225 | 2014-06-25 10:57:27 -0600 | [diff] [blame] | 433 | end_with_repeated_start); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 434 | if (rc) |
| 435 | debug("i2c_write_data(): rc=%d\n", rc); |
| 436 | |
| 437 | return rc; |
| 438 | } |
| 439 | |
| 440 | /* i2c read version without the register address */ |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 441 | static int i2c_read_data(struct i2c_bus *i2c_bus, uchar chip, uchar *buffer, |
| 442 | int len) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 443 | { |
| 444 | int rc; |
| 445 | |
| 446 | debug("inside i2c_read_data():\n"); |
| 447 | /* Shift 7-bit address over for lower-level i2c functions */ |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 448 | rc = tegra_i2c_read_data(i2c_bus, chip << 1, buffer, len); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 449 | if (rc) { |
| 450 | debug("i2c_read_data(): rc=%d\n", rc); |
| 451 | return rc; |
| 452 | } |
| 453 | |
| 454 | debug("i2c_read_data: "); |
| 455 | /* reuse rc for counter*/ |
| 456 | for (rc = 0; rc < len; ++rc) |
| 457 | debug(" 0x%02x", buffer[rc]); |
| 458 | debug("\n"); |
| 459 | |
| 460 | return 0; |
| 461 | } |
| 462 | |
| 463 | /* Probe to see if a chip is present. */ |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 464 | static int tegra_i2c_probe_chip(struct udevice *bus, uint chip_addr, |
| 465 | uint chip_flags) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 466 | { |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 467 | struct i2c_bus *i2c_bus = dev_get_priv(bus); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 468 | int rc; |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 469 | u8 reg; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 470 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 471 | /* Shift 7-bit address over for lower-level i2c functions */ |
| 472 | rc = tegra_i2c_write_data(i2c_bus, chip_addr << 1, ®, sizeof(reg), |
| 473 | false); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 474 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 475 | return rc; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 476 | } |
| 477 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 478 | static int tegra_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, |
| 479 | int nmsgs) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 480 | { |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 481 | struct i2c_bus *i2c_bus = dev_get_priv(bus); |
| 482 | int ret; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 483 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 484 | debug("i2c_xfer: %d messages\n", nmsgs); |
| 485 | for (; nmsgs > 0; nmsgs--, msg++) { |
| 486 | bool next_is_read = nmsgs > 1 && (msg[1].flags & I2C_M_RD); |
| 487 | |
| 488 | debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len); |
| 489 | if (msg->flags & I2C_M_RD) { |
| 490 | ret = i2c_read_data(i2c_bus, msg->addr, msg->buf, |
| 491 | msg->len); |
| 492 | } else { |
| 493 | ret = i2c_write_data(i2c_bus, msg->addr, msg->buf, |
| 494 | msg->len, next_is_read); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 495 | } |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 496 | if (ret) { |
| 497 | debug("i2c_write: error sending\n"); |
| 498 | return -EREMOTEIO; |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 499 | } |
| 500 | } |
| 501 | |
| 502 | return 0; |
| 503 | } |
| 504 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 505 | int tegra_i2c_get_dvc_bus(struct udevice **busp) |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 506 | { |
Simon Glass | 2e9d64f | 2020-02-06 09:54:52 -0700 | [diff] [blame] | 507 | return uclass_first_device_drvdata(UCLASS_I2C, TYPE_DVC, busp); |
Yen Lin | ccf7e90 | 2012-03-06 19:00:23 +0000 | [diff] [blame] | 508 | } |
Simon Glass | a0d0b76 | 2012-04-02 13:19:01 +0000 | [diff] [blame] | 509 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 510 | static const struct dm_i2c_ops tegra_i2c_ops = { |
| 511 | .xfer = tegra_i2c_xfer, |
| 512 | .probe_chip = tegra_i2c_probe_chip, |
| 513 | .set_bus_speed = tegra_i2c_set_bus_speed, |
| 514 | }; |
Simon Glass | a0d0b76 | 2012-04-02 13:19:01 +0000 | [diff] [blame] | 515 | |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 516 | static const struct udevice_id tegra_i2c_ids[] = { |
| 517 | { .compatible = "nvidia,tegra114-i2c", .data = TYPE_114 }, |
Peter Robinson | 85ccc37 | 2022-05-03 09:32:54 +0100 | [diff] [blame] | 518 | { .compatible = "nvidia,tegra124-i2c", .data = TYPE_114 }, |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 519 | { .compatible = "nvidia,tegra20-i2c", .data = TYPE_STD }, |
| 520 | { .compatible = "nvidia,tegra20-i2c-dvc", .data = TYPE_DVC }, |
| 521 | { } |
| 522 | }; |
| 523 | |
| 524 | U_BOOT_DRIVER(i2c_tegra) = { |
| 525 | .name = "i2c_tegra", |
| 526 | .id = UCLASS_I2C, |
| 527 | .of_match = tegra_i2c_ids, |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 528 | .probe = tegra_i2c_probe, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 529 | .priv_auto = sizeof(struct i2c_bus), |
Simon Glass | 667aee9 | 2014-12-10 08:55:57 -0700 | [diff] [blame] | 530 | .ops = &tegra_i2c_ops, |
| 531 | }; |