blob: 36ffee79d96601d5d3371d5d9695de47243ff095 [file] [log] [blame]
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +03001// SPDX-License-Identifier: BSD-3-Clause
2/*
3 * Clock drivers for Qualcomm SDM845
4 *
5 * (C) Copyright 2017 Jorge Ramirez Ortiz <jorge.ramirez-ortiz@linaro.org>
6 * (C) Copyright 2021 Dzmitry Sankouski <dsankouski@gmail.com>
7 *
8 * Based on Little Kernel driver, simplified
9 */
10
11#include <common.h>
12#include <clk-uclass.h>
13#include <dm.h>
Caleb Connolly7a632942023-11-07 12:41:02 +000014#include <linux/delay.h>
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030015#include <errno.h>
16#include <asm/io.h>
17#include <linux/bitops.h>
Sumit Garg8bdffc32022-07-12 12:42:06 +053018#include <dt-bindings/clock/qcom,gcc-sdm845.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000019
Caleb Connolly878b26a2023-11-07 12:40:59 +000020#include "clock-qcom.h"
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030021
Caleb Connolly10a0abb2023-11-07 12:41:03 +000022#define SE9_AHB_CBCR 0x25004
23#define SE9_UART_APPS_CBCR 0x29004
24#define SE9_UART_APPS_CMD_RCGR 0x18148
25#define SE9_UART_APPS_CFG_RCGR 0x1814C
26#define SE9_UART_APPS_M 0x18150
27#define SE9_UART_APPS_N 0x18154
28#define SE9_UART_APPS_D 0x18158
29
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030030static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
31 F(7372800, CFG_CLK_SRC_GPLL0_EVEN, 1, 384, 15625),
32 F(14745600, CFG_CLK_SRC_GPLL0_EVEN, 1, 768, 15625),
33 F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0),
34 F(29491200, CFG_CLK_SRC_GPLL0_EVEN, 1, 1536, 15625),
35 F(32000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 75),
36 F(48000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 25),
37 F(64000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 16, 75),
38 F(80000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 15),
39 F(96000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 25),
40 F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0),
41 F(102400000, CFG_CLK_SRC_GPLL0_EVEN, 1, 128, 375),
42 F(112000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 28, 75),
43 F(117964800, CFG_CLK_SRC_GPLL0_EVEN, 1, 6144, 15625),
44 F(120000000, CFG_CLK_SRC_GPLL0_EVEN, 2.5, 0, 0),
45 F(128000000, CFG_CLK_SRC_GPLL0, 1, 16, 75),
46 { }
47};
48
49static const struct bcr_regs uart2_regs = {
50 .cfg_rcgr = SE9_UART_APPS_CFG_RCGR,
51 .cmd_rcgr = SE9_UART_APPS_CMD_RCGR,
52 .M = SE9_UART_APPS_M,
53 .N = SE9_UART_APPS_N,
54 .D = SE9_UART_APPS_D,
55};
56
Caleb Connolly10a0abb2023-11-07 12:41:03 +000057static ulong sdm845_clk_set_rate(struct clk *clk, ulong rate)
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030058{
59 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
Caleb Connolly7a632942023-11-07 12:41:02 +000060 const struct freq_tbl *freq;
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030061
62 switch (clk->id) {
Caleb Connolly7a632942023-11-07 12:41:02 +000063 case GCC_QUPV3_WRAP1_S1_CLK: /* UART9 */
64 freq = qcom_find_freq(ftbl_gcc_qupv3_wrap0_s0_clk_src, rate);
65 clk_rcg_set_rate_mnd(priv->base, &uart2_regs,
Caleb Connollyfbacc672023-11-07 12:41:04 +000066 freq->pre_div, freq->m, freq->n, freq->src, 16);
Caleb Connolly7a632942023-11-07 12:41:02 +000067 return freq->freq;
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030068 default:
69 return 0;
70 }
71}
Sumit Garg1d1ca6e2022-08-04 19:57:14 +053072
Caleb Connolly7a632942023-11-07 12:41:02 +000073static const struct gate_clk sdm845_clks[] = {
74 GATE_CLK(GCC_QUPV3_WRAP0_S0_CLK, 0x5200c, 0x00000400),
75 GATE_CLK(GCC_QUPV3_WRAP0_S1_CLK, 0x5200c, 0x00000800),
76 GATE_CLK(GCC_QUPV3_WRAP0_S2_CLK, 0x5200c, 0x00001000),
77 GATE_CLK(GCC_QUPV3_WRAP0_S3_CLK, 0x5200c, 0x00002000),
78 GATE_CLK(GCC_QUPV3_WRAP0_S4_CLK, 0x5200c, 0x00004000),
79 GATE_CLK(GCC_QUPV3_WRAP0_S5_CLK, 0x5200c, 0x00008000),
80 GATE_CLK(GCC_QUPV3_WRAP0_S6_CLK, 0x5200c, 0x00010000),
81 GATE_CLK(GCC_QUPV3_WRAP0_S7_CLK, 0x5200c, 0x00020000),
82 GATE_CLK(GCC_QUPV3_WRAP1_S0_CLK, 0x5200c, 0x00400000),
83 GATE_CLK(GCC_QUPV3_WRAP1_S1_CLK, 0x5200c, 0x00800000),
84 GATE_CLK(GCC_QUPV3_WRAP1_S3_CLK, 0x5200c, 0x02000000),
85 GATE_CLK(GCC_QUPV3_WRAP1_S4_CLK, 0x5200c, 0x04000000),
86 GATE_CLK(GCC_QUPV3_WRAP1_S5_CLK, 0x5200c, 0x08000000),
87 GATE_CLK(GCC_QUPV3_WRAP1_S6_CLK, 0x5200c, 0x10000000),
88 GATE_CLK(GCC_QUPV3_WRAP1_S7_CLK, 0x5200c, 0x20000000),
89 GATE_CLK(GCC_QUPV3_WRAP_0_M_AHB_CLK, 0x5200c, 0x00000040),
90 GATE_CLK(GCC_QUPV3_WRAP_0_S_AHB_CLK, 0x5200c, 0x00000080),
91 GATE_CLK(GCC_QUPV3_WRAP_1_M_AHB_CLK, 0x5200c, 0x00100000),
92 GATE_CLK(GCC_QUPV3_WRAP_1_S_AHB_CLK, 0x5200c, 0x00200000),
93 GATE_CLK(GCC_SDCC2_AHB_CLK, 0x14008, 0x00000001),
94 GATE_CLK(GCC_SDCC2_APPS_CLK, 0x14004, 0x00000001),
95 GATE_CLK(GCC_SDCC4_AHB_CLK, 0x16008, 0x00000001),
96 GATE_CLK(GCC_SDCC4_APPS_CLK, 0x16004, 0x00000001),
97 GATE_CLK(GCC_UFS_CARD_AHB_CLK, 0x75010, 0x00000001),
98 GATE_CLK(GCC_UFS_CARD_AXI_CLK, 0x7500c, 0x00000001),
99 GATE_CLK(GCC_UFS_CARD_CLKREF_CLK, 0x8c004, 0x00000001),
100 GATE_CLK(GCC_UFS_CARD_ICE_CORE_CLK, 0x75058, 0x00000001),
101 GATE_CLK(GCC_UFS_CARD_PHY_AUX_CLK, 0x7508c, 0x00000001),
102 GATE_CLK(GCC_UFS_CARD_RX_SYMBOL_0_CLK, 0x75018, 0x00000001),
103 GATE_CLK(GCC_UFS_CARD_RX_SYMBOL_1_CLK, 0x750a8, 0x00000001),
104 GATE_CLK(GCC_UFS_CARD_TX_SYMBOL_0_CLK, 0x75014, 0x00000001),
105 GATE_CLK(GCC_UFS_CARD_UNIPRO_CORE_CLK, 0x75054, 0x00000001),
106 GATE_CLK(GCC_UFS_MEM_CLKREF_CLK, 0x8c000, 0x00000001),
107 GATE_CLK(GCC_UFS_PHY_AHB_CLK, 0x77010, 0x00000001),
108 GATE_CLK(GCC_UFS_PHY_AXI_CLK, 0x7700c, 0x00000001),
109 GATE_CLK(GCC_UFS_PHY_ICE_CORE_CLK, 0x77058, 0x00000001),
110 GATE_CLK(GCC_UFS_PHY_PHY_AUX_CLK, 0x7708c, 0x00000001),
111 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_0_CLK, 0x77018, 0x00000001),
112 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_1_CLK, 0x770a8, 0x00000001),
113 GATE_CLK(GCC_UFS_PHY_TX_SYMBOL_0_CLK, 0x77014, 0x00000001),
114 GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_CLK, 0x77054, 0x00000001),
115 GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x0f00c, 0x00000001),
116 GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x0f014, 0x00000001),
117 GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x0f010, 0x00000001),
118 GATE_CLK(GCC_USB30_SEC_MASTER_CLK, 0x1000c, 0x00000001),
119 GATE_CLK(GCC_USB30_SEC_MOCK_UTMI_CLK, 0x10014, 0x00000001),
120 GATE_CLK(GCC_USB30_SEC_SLEEP_CLK, 0x10010, 0x00000001),
121 GATE_CLK(GCC_USB3_PRIM_CLKREF_CLK, 0x8c008, 0x00000001),
122 GATE_CLK(GCC_USB3_PRIM_PHY_AUX_CLK, 0x0f04c, 0x00000001),
123 GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x0f050, 0x00000001),
124 GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x0f054, 0x00000001),
125 GATE_CLK(GCC_USB3_SEC_CLKREF_CLK, 0x8c028, 0x00000001),
126 GATE_CLK(GCC_USB3_SEC_PHY_AUX_CLK, 0x1004c, 0x00000001),
127 GATE_CLK(GCC_USB3_SEC_PHY_PIPE_CLK, 0x10054, 0x00000001),
128 GATE_CLK(GCC_USB3_SEC_PHY_COM_AUX_CLK, 0x10050, 0x00000001),
129 GATE_CLK(GCC_USB_PHY_CFG_AHB2PHY_CLK, 0x6a004, 0x00000001),
130};
131
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000132static int sdm845_clk_enable(struct clk *clk)
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530133{
Caleb Connolly7a632942023-11-07 12:41:02 +0000134 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
135
136 debug("%s: clk %s\n", __func__, sdm845_clks[clk->id].name);
137
138 qcom_gate_clk_en(priv, clk->id);
139
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530140 return 0;
141}
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000142
143static const struct qcom_reset_map sdm845_gcc_resets[] = {
144 [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
145 [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
146 [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
147 [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
148 [GCC_SDCC2_BCR] = { 0x14000 },
149 [GCC_SDCC4_BCR] = { 0x16000 },
150 [GCC_UFS_CARD_BCR] = { 0x75000 },
151 [GCC_UFS_PHY_BCR] = { 0x77000 },
152 [GCC_USB30_PRIM_BCR] = { 0xf000 },
153 [GCC_USB30_SEC_BCR] = { 0x10000 },
154 [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
155 [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
156 [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
157 [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
158 [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
159 [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
160 [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
161};
162
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000163static struct msm_clk_data sdm845_clk_data = {
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000164 .resets = sdm845_gcc_resets,
165 .num_resets = ARRAY_SIZE(sdm845_gcc_resets),
Caleb Connolly7a632942023-11-07 12:41:02 +0000166 .clks = sdm845_clks,
167 .num_clks = ARRAY_SIZE(sdm845_clks),
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000168
169 .enable = sdm845_clk_enable,
170 .set_rate = sdm845_clk_set_rate,
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000171};
172
173static const struct udevice_id gcc_sdm845_of_match[] = {
174 {
175 .compatible = "qcom,gcc-sdm845",
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000176 .data = (ulong)&sdm845_clk_data,
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000177 },
178 { }
179};
180
181U_BOOT_DRIVER(gcc_sdm845) = {
182 .name = "gcc_sdm845",
183 .id = UCLASS_NOP,
184 .of_match = gcc_sdm845_of_match,
185 .bind = qcom_cc_bind,
186 .flags = DM_FLAG_PRE_RELOC,
187};