blob: a5ea8dc5af2ff40fe22c7fac5289d771890264ee [file] [log] [blame]
Beniamino Galvanid1037e42016-05-08 08:30:16 +02001/*
2 * (C) Copyright 2016 Beniamino Galvani <b.galvani@gmail.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
Simon Glass11c89f32017-05-17 17:18:03 -06008#include <dm.h>
Beniamino Galvanid1037e42016-05-08 08:30:16 +02009#include <asm/io.h>
10#include <asm/arch/gxbb.h>
Beniamino Galvani38e1a602016-05-08 08:30:17 +020011#include <asm/arch/sm.h>
Beniamino Galvanid1037e42016-05-08 08:30:16 +020012#include <phy.h>
13
Beniamino Galvani38e1a602016-05-08 08:30:17 +020014#define EFUSE_SN_OFFSET 20
15#define EFUSE_SN_SIZE 16
16#define EFUSE_MAC_OFFSET 52
17#define EFUSE_MAC_SIZE 6
18
Beniamino Galvanid1037e42016-05-08 08:30:16 +020019int board_init(void)
20{
21 return 0;
22}
23
Beniamino Galvanid1037e42016-05-08 08:30:16 +020024int misc_init_r(void)
25{
Beniamino Galvani38e1a602016-05-08 08:30:17 +020026 u8 mac_addr[EFUSE_MAC_SIZE];
Martin Böhdf15eec2017-06-23 13:40:00 +000027 char serial[EFUSE_SN_SIZE];
Beniamino Galvani38e1a602016-05-08 08:30:17 +020028 ssize_t len;
29
Beniamino Galvanid1037e42016-05-08 08:30:16 +020030 /* Set RGMII mode */
31 setbits_le32(GXBB_ETH_REG_0, GXBB_ETH_REG_0_PHY_INTF |
32 GXBB_ETH_REG_0_TX_PHASE(1) |
33 GXBB_ETH_REG_0_TX_RATIO(4) |
34 GXBB_ETH_REG_0_PHY_CLK_EN |
35 GXBB_ETH_REG_0_CLK_EN);
36
37 /* Enable power and clock gate */
Beniamino Galvani10004222017-10-29 10:09:01 +010038 setbits_le32(GXBB_GCLK_MPEG_0, GXBB_GCLK_MPEG_0_I2C);
Beniamino Galvanid1037e42016-05-08 08:30:16 +020039 setbits_le32(GXBB_GCLK_MPEG_1, GXBB_GCLK_MPEG_1_ETH);
40 clrbits_le32(GXBB_MEM_PD_REG_0, GXBB_MEM_PD_REG_0_ETH_MASK);
41
42 /* Reset PHY on GPIOZ_14 */
43 clrbits_le32(GXBB_GPIO_EN(3), BIT(14));
44 clrbits_le32(GXBB_GPIO_OUT(3), BIT(14));
45 mdelay(10);
46 setbits_le32(GXBB_GPIO_OUT(3), BIT(14));
47
Simon Glass399a9ce2017-08-03 12:22:14 -060048 if (!eth_env_get_enetaddr("ethaddr", mac_addr)) {
Beniamino Galvani38e1a602016-05-08 08:30:17 +020049 len = meson_sm_read_efuse(EFUSE_MAC_OFFSET,
50 mac_addr, EFUSE_MAC_SIZE);
51 if (len == EFUSE_MAC_SIZE && is_valid_ethaddr(mac_addr))
Simon Glass8551d552017-08-03 12:22:11 -060052 eth_env_set_enetaddr("ethaddr", mac_addr);
Beniamino Galvani38e1a602016-05-08 08:30:17 +020053 }
54
Simon Glass64b723f2017-08-03 12:22:12 -060055 if (!env_get("serial#")) {
Martin Böhdf15eec2017-06-23 13:40:00 +000056 len = meson_sm_read_efuse(EFUSE_SN_OFFSET, serial,
57 EFUSE_SN_SIZE);
58 if (len == EFUSE_SN_SIZE)
Simon Glass6a38e412017-08-03 12:22:09 -060059 env_set("serial#", serial);
Martin Böhdf15eec2017-06-23 13:40:00 +000060 }
61
Beniamino Galvanid1037e42016-05-08 08:30:16 +020062 return 0;
63}