blob: c496b2310440a17fd87fbf4aeda7b28802f205b4 [file] [log] [blame]
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01001/*
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02002 * (C) Copyright 2006-2010
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01006 */
7
8/*
9 * mpc8349emds board configuration file
10 *
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010016/*
17 * High Level Configuration Options
18 */
19#define CONFIG_E300 1 /* E300 Family */
Peter Tyser72f2d392009-05-22 17:23:25 -050020#define CONFIG_MPC834x 1 /* MPC834x family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010021#define CONFIG_MPC8349 1 /* MPC8349 specific */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010022
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023#define CONFIG_PCI_66M
24#ifdef CONFIG_PCI_66M
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010025#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
26#else
27#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
28#endif
29
Ira W. Snyder4adfd022008-08-22 11:00:15 -070030#ifdef CONFIG_PCISLAVE
Ira W. Snyder4adfd022008-08-22 11:00:15 -070031#define CONFIG_83XX_PCICLK 66666666 /* in Hz */
32#endif /* CONFIG_PCISLAVE */
33
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010034#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020035#ifdef CONFIG_PCI_66M
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010036#define CONFIG_SYS_CLK_FREQ 66000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050037#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010038#else
39#define CONFIG_SYS_CLK_FREQ 33000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050040#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010041#endif
42#endif
43
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_IMMR 0xE0000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010045
Joe Hershberger94c50332011-10-11 23:57:14 -050046#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
48#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010049
50/*
51 * DDR Setup
52 */
Xie Xiaobo800b7532007-02-14 18:26:44 +080053#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +010054#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010055#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
56
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010057/*
York Sund297d392016-12-28 08:43:40 -080058 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
59 * unselect it to use old spd_sdram.c
York Sunc3c301e2011-08-26 11:32:45 -070060 */
York Sunc3c301e2011-08-26 11:32:45 -070061#define CONFIG_SYS_SPD_BUS_NUM 0
62#define SPD_EEPROM_ADDRESS1 0x52
63#define SPD_EEPROM_ADDRESS2 0x51
York Sunc3c301e2011-08-26 11:32:45 -070064#define CONFIG_DIMM_SLOTS_PER_CTLR 2
65#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
66#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
67#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
York Sunc3c301e2011-08-26 11:32:45 -070068
69/*
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010070 * 32-bit data path mode.
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020071 *
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010072 * Please note that using this mode for devices with the real density of 64-bit
73 * effectively reduces the amount of available memory due to the effect of
74 * wrapping around while translating address to row/columns, for example in the
75 * 256MB module the upper 128MB get aliased with contents of the lower
76 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020077 * data path.
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010078 */
79#undef CONFIG_DDR_32BIT
80
Joe Hershberger94c50332011-10-11 23:57:14 -050081#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
82#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger94c50332011-10-11 23:57:14 -050084#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
85 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010086#undef CONFIG_DDR_2T_TIMING
87
Xie Xiaobo800b7532007-02-14 18:26:44 +080088/*
89 * DDRCDR - DDR Control Driver Register
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +080092
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010093#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010094/*
95 * Determine DDR configuration from I2C interface.
96 */
97#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
98#else
99/*
100 * Manually set up DDR parameters
101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo800b7532007-02-14 18:26:44 +0800103#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger94c50332011-10-11 23:57:14 -0500105#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
Joe Hershberger94c50332011-10-11 23:57:14 -0500107#define CONFIG_SYS_DDR_TIMING_0 0x00220802
108#define CONFIG_SYS_DDR_TIMING_1 0x38357322
109#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
110#define CONFIG_SYS_DDR_TIMING_3 0x00000000
111#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_MODE 0x47d00432
113#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger94c50332011-10-11 23:57:14 -0500114#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
116#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo800b7532007-02-14 18:26:44 +0800117#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500118#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger94c50332011-10-11 23:57:14 -0500119 | CSCONFIG_ROW_BIT_13 \
120 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_TIMING_1 0x36332321
122#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger94c50332011-10-11 23:57:14 -0500123#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100125
126#if defined(CONFIG_DDR_32BIT)
127/* set burst length to 8 for 32-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500128 /* DLL,normal,seq,4/2.5, 8 burst len */
129#define CONFIG_SYS_DDR_MODE 0x00000023
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100130#else
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100131/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500132 /* DLL,normal,seq,4/2.5, 4 burst len */
133#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100134#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100135#endif
Xie Xiaobo800b7532007-02-14 18:26:44 +0800136#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100137
138/*
139 * SDRAM on the Local Bus
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
142#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100143
144/*
145 * FLASH on the Local Bus
146 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500147#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
148#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger94c50332011-10-11 23:57:14 -0500150#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
151#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100153
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500154#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
155 | BR_PS_16 /* 16 bit port */ \
156 | BR_MS_GPCM /* MSEL = GPCM */ \
157 | BR_V) /* valid */
158#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger94c50332011-10-11 23:57:14 -0500159 | OR_UPM_XAM \
160 | OR_GPCM_CSNT \
161 | OR_GPCM_ACS_DIV2 \
162 | OR_GPCM_XACS \
163 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500164 | OR_GPCM_TRLX_SET \
165 | OR_GPCM_EHTR_SET \
Joe Hershberger94c50332011-10-11 23:57:14 -0500166 | OR_GPCM_EAD)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500167
Joe Hershberger94c50332011-10-11 23:57:14 -0500168 /* window base at flash base */
169#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500170#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100171
Joe Hershberger94c50332011-10-11 23:57:14 -0500172#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
173#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#undef CONFIG_SYS_FLASH_CHECKSUM
176#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
177#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100178
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200179#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
182#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100183#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100185#endif
186
187/*
188 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
189 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500190#define CONFIG_SYS_BCSR 0xE2400000
191 /* Access window base at BCSR base */
192#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500193#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
194#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
195 | BR_PS_8 \
196 | BR_MS_GPCM \
197 | BR_V)
198 /* 0x00000801 */
199#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
200 | OR_GPCM_XAM \
201 | OR_GPCM_CSNT \
202 | OR_GPCM_SCY_15 \
203 | OR_GPCM_TRLX_CLEAR \
204 | OR_GPCM_EHTR_CLEAR)
205 /* 0xFFFFE8F0 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500208#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
209#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100210
Joe Hershberger94c50332011-10-11 23:57:14 -0500211#define CONFIG_SYS_GBL_DATA_OFFSET \
212 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100214
Kevin Hao349a0152016-07-08 11:25:14 +0800215#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500216#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100217
218/*
219 * Local Bus LCRR and LBCR regs
220 * LCRR: DLL bypass, Clock divider is 4
221 * External Local Bus rate is
222 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
223 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500224#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
225#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_LBC_LBCR 0x00000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100227
Xie Xiaobo800b7532007-02-14 18:26:44 +0800228/*
229 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
Xie Xiaobo800b7532007-02-14 18:26:44 +0800231 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#undef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#ifdef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100235/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
236/*
237 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100239 *
240 * For BR2, need:
241 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
242 * port-size = 32-bits = BR2[19:20] = 11
243 * no parity checking = BR2[21:22] = 00
244 * SDRAM for MSEL = BR2[24:26] = 011
245 * Valid = BR[31] = 1
246 *
247 * 0 4 8 12 16 20 24 28
248 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100249 */
250
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500251#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
252 | BR_PS_32 /* 32-bit port */ \
253 | BR_MS_SDRAM /* MSEL = SDRAM */ \
254 | BR_V) /* Valid */
255 /* 0xF0001861 */
256#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
257#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100258
259/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100261 *
262 * For OR2, need:
263 * 64MB mask for AM, OR2[0:7] = 1111 1100
264 * XAM, OR2[17:18] = 11
265 * 9 columns OR2[19-21] = 010
266 * 13 rows OR2[23-25] = 100
267 * EAD set for extra time OR[31] = 1
268 *
269 * 0 4 8 12 16 20 24 28
270 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
271 */
272
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500273#define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \
274 | OR_SDRAM_XAM \
275 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
276 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
277 | OR_SDRAM_EAD)
278 /* 0xFC006901 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100279
Joe Hershberger94c50332011-10-11 23:57:14 -0500280 /* LB sdram refresh timer, about 6us */
281#define CONFIG_SYS_LBC_LSRT 0x32000000
282 /* LB refresh timer prescal, 266MHz/32 */
283#define CONFIG_SYS_LBC_MRTPR 0x20000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100284
Joe Hershberger94c50332011-10-11 23:57:14 -0500285#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
Kumar Galaac05b5e2009-03-26 01:34:39 -0500286 | LSDMR_BSMA1516 \
287 | LSDMR_RFCR8 \
288 | LSDMR_PRETOACT6 \
289 | LSDMR_ACTTORW3 \
290 | LSDMR_BL8 \
291 | LSDMR_WRC3 \
Joe Hershberger94c50332011-10-11 23:57:14 -0500292 | LSDMR_CL3)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100293
294/*
295 * SDRAM Controller configuration sequence.
296 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500297#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
298#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
299#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
300#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
301#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100302#endif
303
304/*
305 * Serial Port
306 */
307#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_NS16550_SERIAL
309#define CONFIG_SYS_NS16550_REG_SIZE 1
310#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100311
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger94c50332011-10-11 23:57:14 -0500313 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100314
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
316#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100317
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100318/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200319#define CONFIG_SYS_I2C
320#define CONFIG_SYS_I2C_FSL
321#define CONFIG_SYS_FSL_I2C_SPEED 400000
322#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
323#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
324#define CONFIG_SYS_FSL_I2C2_SPEED 400000
325#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
326#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
327#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100328
Ben Warren81362c12008-01-16 22:37:42 -0500329/* SPI */
Ben Warren81362c12008-01-16 22:37:42 -0500330#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500331
332/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_GPIO1_PRELIM
334#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
335#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500336
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100337/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger94c50332011-10-11 23:57:14 -0500339#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger94c50332011-10-11 23:57:14 -0500341#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100342
Kumar Gala4c7efd82006-04-20 13:45:32 -0500343/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100345
346/*
347 * General PCI
348 * Addresses are mapped 1-1.
349 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
351#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
352#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
353#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
354#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
355#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500356#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
357#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
358#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100359
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
361#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
362#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
363#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
364#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
365#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500366#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
367#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
368#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100369
370#if defined(CONFIG_PCI)
371
Kumar Gala4c7efd82006-04-20 13:45:32 -0500372#define PCI_ONE_PCI1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100373#if defined(PCI_64BIT)
374#undef PCI_ALL_PCI1
375#undef PCI_TWO_PCI1
376#undef PCI_ONE_PCI1
377#endif
378
Ira W. Snyder0da3a3d2008-08-22 11:00:13 -0700379#define CONFIG_83XX_PCI_STREAMING
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100380
381#undef CONFIG_EEPRO100
382#undef CONFIG_TULIP
383
384#if !defined(CONFIG_PCI_PNP)
385 #define PCI_ENET0_IOADDR 0xFIXME
386 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200387 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100388#endif
389
390#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100392
393#endif /* CONFIG_PCI */
394
395/*
396 * TSEC configuration
397 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500398#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100399
400#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100401
402#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger94c50332011-10-11 23:57:14 -0500403#define CONFIG_TSEC1 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500404#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger94c50332011-10-11 23:57:14 -0500405#define CONFIG_TSEC2 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500406#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100407#define TSEC1_PHY_ADDR 0
408#define TSEC2_PHY_ADDR 1
409#define TSEC1_PHYIDX 0
410#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500411#define TSEC1_FLAGS TSEC_GIGABIT
412#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100413
414/* Options are: TSEC[0-1] */
415#define CONFIG_ETHPRIME "TSEC0"
416
417#endif /* CONFIG_TSEC_ENET */
418
419/*
420 * Configure on-board RTC
421 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500422#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
423#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100424
425/*
426 * Environment
427 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger94c50332011-10-11 23:57:14 -0500429 #define CONFIG_ENV_ADDR \
430 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200431 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
432 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100433
434/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200435#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
436#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100437
438#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200440 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100441#endif
442
443#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100445
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500446/*
Jon Loeligered26c742007-07-10 09:10:49 -0500447 * BOOTP options
448 */
449#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500450
Jon Loeligered26c742007-07-10 09:10:49 -0500451/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500452 * Command line configuration.
453 */
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500454
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100455#undef CONFIG_WATCHDOG /* watchdog disabled */
456
457/*
458 * Miscellaneous configurable options
459 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100461
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100462/*
463 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700464 * have to be in the first 256 MB of memory, since this is
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100465 * the maximum mapped by the Linux kernel during initialization.
466 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500467 /* Initial Memory map for Linux*/
468#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800469#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100470
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100472
473#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100475 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
476 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500477 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100478 HRCWL_VCO_1X2 |\
479 HRCWL_CORE_TO_CSB_2X1)
480#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200481#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100482 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
483 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500484 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100485 HRCWL_VCO_1X4 |\
486 HRCWL_CORE_TO_CSB_3X1)
487#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100489 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
490 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500491 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100492 HRCWL_VCO_1X4 |\
493 HRCWL_CORE_TO_CSB_2X1)
494#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200495#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100496 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
497 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500498 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100499 HRCWL_VCO_1X4 |\
500 HRCWL_CORE_TO_CSB_1X1)
501#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100503 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
504 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500505 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100506 HRCWL_VCO_1X4 |\
507 HRCWL_CORE_TO_CSB_1X1)
508#endif
509
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700510#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200511#define CONFIG_SYS_HRCW_HIGH (\
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700512 HRCWH_PCI_AGENT |\
513 HRCWH_64_BIT_PCI |\
514 HRCWH_PCI1_ARBITER_DISABLE |\
515 HRCWH_PCI2_ARBITER_DISABLE |\
516 HRCWH_CORE_ENABLE |\
517 HRCWH_FROM_0X00000100 |\
518 HRCWH_BOOTSEQ_DISABLE |\
519 HRCWH_SW_WATCHDOG_DISABLE |\
520 HRCWH_ROM_LOC_LOCAL_16BIT |\
521 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500522 HRCWH_TSEC2M_IN_GMII)
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700523#else
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100524#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200525#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100526 HRCWH_PCI_HOST |\
527 HRCWH_64_BIT_PCI |\
528 HRCWH_PCI1_ARBITER_ENABLE |\
529 HRCWH_PCI2_ARBITER_DISABLE |\
530 HRCWH_CORE_ENABLE |\
531 HRCWH_FROM_0X00000100 |\
532 HRCWH_BOOTSEQ_DISABLE |\
533 HRCWH_SW_WATCHDOG_DISABLE |\
534 HRCWH_ROM_LOC_LOCAL_16BIT |\
535 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500536 HRCWH_TSEC2M_IN_GMII)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100537#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200538#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100539 HRCWH_PCI_HOST |\
540 HRCWH_32_BIT_PCI |\
541 HRCWH_PCI1_ARBITER_ENABLE |\
542 HRCWH_PCI2_ARBITER_ENABLE |\
543 HRCWH_CORE_ENABLE |\
544 HRCWH_FROM_0X00000100 |\
545 HRCWH_BOOTSEQ_DISABLE |\
546 HRCWH_SW_WATCHDOG_DISABLE |\
547 HRCWH_ROM_LOC_LOCAL_16BIT |\
548 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500549 HRCWH_TSEC2M_IN_GMII)
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700550#endif /* PCI_64BIT */
551#endif /* CONFIG_PCISLAVE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100552
Lee Nipper7e87e762008-04-25 15:44:45 -0500553/*
554 * System performance
555 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200556#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger94c50332011-10-11 23:57:14 -0500557#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200558#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
559#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
560#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
561#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500562
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100563/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500564#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200565#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100566
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200567#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger94c50332011-10-11 23:57:14 -0500568#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
569 | HID0_ENABLE_INSTRUCTION_CACHE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100570
Joe Hershberger94c50332011-10-11 23:57:14 -0500571/* #define CONFIG_SYS_HID0_FINAL (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100572 HID0_ENABLE_INSTRUCTION_CACHE |\
573 HID0_ENABLE_M_BIT |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500574 HID0_ENABLE_ADDRESS_BROADCAST) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100575
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200576#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500577#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100578
579/* DDR @ 0x00000000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500580#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500581 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500582 | BATL_MEMCOHERENCE)
583#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
584 | BATU_BL_256M \
585 | BATU_VS \
586 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100587
588/* PCI @ 0x80000000 */
589#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000590#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershberger94c50332011-10-11 23:57:14 -0500591#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500592 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500593 | BATL_MEMCOHERENCE)
594#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
595 | BATU_BL_256M \
596 | BATU_VS \
597 | BATU_VP)
598#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500599 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500600 | BATL_CACHEINHIBIT \
601 | BATL_GUARDEDSTORAGE)
602#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
603 | BATU_BL_256M \
604 | BATU_VS \
605 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100606#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607#define CONFIG_SYS_IBAT1L (0)
608#define CONFIG_SYS_IBAT1U (0)
609#define CONFIG_SYS_IBAT2L (0)
610#define CONFIG_SYS_IBAT2U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100611#endif
612
Kumar Gala4c7efd82006-04-20 13:45:32 -0500613#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger94c50332011-10-11 23:57:14 -0500614#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500615 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500616 | BATL_MEMCOHERENCE)
617#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
618 | BATU_BL_256M \
619 | BATU_VS \
620 | BATU_VP)
621#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500622 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500623 | BATL_CACHEINHIBIT \
624 | BATL_GUARDEDSTORAGE)
625#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
626 | BATU_BL_256M \
627 | BATU_VS \
628 | BATU_VP)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500629#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200630#define CONFIG_SYS_IBAT3L (0)
631#define CONFIG_SYS_IBAT3U (0)
632#define CONFIG_SYS_IBAT4L (0)
633#define CONFIG_SYS_IBAT4U (0)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500634#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100635
Kumar Gala4c7efd82006-04-20 13:45:32 -0500636/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500637#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500638 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500639 | BATL_CACHEINHIBIT \
640 | BATL_GUARDEDSTORAGE)
641#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
642 | BATU_BL_256M \
643 | BATU_VS \
644 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100645
Kumar Gala4c7efd82006-04-20 13:45:32 -0500646/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500647#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500648 | BATL_PP_RW \
649 | BATL_MEMCOHERENCE \
650 | BATL_GUARDEDSTORAGE)
Joe Hershberger94c50332011-10-11 23:57:14 -0500651#define CONFIG_SYS_IBAT6U (0xF0000000 \
652 | BATU_BL_256M \
653 | BATU_VS \
654 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100655
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200656#define CONFIG_SYS_IBAT7L (0)
657#define CONFIG_SYS_IBAT7U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100658
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200659#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
660#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
661#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
662#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
663#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
664#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
665#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
666#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
667#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
668#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
669#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
670#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
671#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
672#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
673#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
674#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100675
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500676#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100677#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100678#endif
679
680/*
681 * Environment Configuration
682 */
683#define CONFIG_ENV_OVERWRITE
684
685#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100686#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500687#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100688#endif
689
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100690#define CONFIG_HOSTNAME mpc8349emds
Joe Hershberger257ff782011-10-13 13:03:47 +0000691#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000692#define CONFIG_BOOTFILE "uImage"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100693
Joe Hershberger94c50332011-10-11 23:57:14 -0500694#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100695
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100696#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100697 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100698 "echo"
699
700#define CONFIG_EXTRA_ENV_SETTINGS \
701 "netdev=eth0\0" \
702 "hostname=mpc8349emds\0" \
703 "nfsargs=setenv bootargs root=/dev/nfs rw " \
704 "nfsroot=${serverip}:${rootpath}\0" \
705 "ramargs=setenv bootargs root=/dev/ram rw\0" \
706 "addip=setenv bootargs ${bootargs} " \
707 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
708 ":${hostname}:${netdev}:off panic=1\0" \
709 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
710 "flash_nfs=run nfsargs addip addtty;" \
711 "bootm ${kernel_addr}\0" \
712 "flash_self=run ramargs addip addtty;" \
713 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
714 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
715 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100716 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
717 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger94c50332011-10-11 23:57:14 -0500718 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundel406e5782008-03-06 16:45:53 +0100719 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500720 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500721 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100722 ""
723
Joe Hershberger94c50332011-10-11 23:57:14 -0500724#define CONFIG_NFSBOOTCOMMAND \
725 "setenv bootargs root=/dev/nfs rw " \
726 "nfsroot=$serverip:$rootpath " \
727 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
728 "$netdev:off " \
729 "console=$consoledev,$baudrate $othbootargs;" \
730 "tftp $loadaddr $bootfile;" \
731 "tftp $fdtaddr $fdtfile;" \
732 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600733
734#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500735 "setenv bootargs root=/dev/ram rw " \
736 "console=$consoledev,$baudrate $othbootargs;" \
737 "tftp $ramdiskaddr $ramdiskfile;" \
738 "tftp $loadaddr $bootfile;" \
739 "tftp $fdtaddr $fdtfile;" \
740 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600741
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100742#define CONFIG_BOOTCOMMAND "run flash_self"
743
744#endif /* __CONFIG_H */