blob: 15e880accdd55eb55c8869e79be17ee3218de9dd [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +02001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +00006 * (C) Copyright 2009-2011
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +02007 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
8 * esd electronic system design gmbh <www.esd.eu>
9 *
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020010 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000030#include <asm/io.h>
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010031#include <asm/arch/hardware.h>
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020032#include <asm/arch/at91_common.h>
33#include <asm/arch/at91_pmc.h>
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010034#include <asm/arch/at91_pio.h>
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020035
36void at91_serial0_hw_init(void)
37{
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000038 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010039
Jens Scharsigb49d15c2010-02-03 22:46:46 +010040 at91_set_a_periph(AT91_PIO_PORTA, 26, 1); /* TXD0 */
41 at91_set_a_periph(AT91_PIO_PORTA, 27, 0); /* RXD0 */
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000042 writel(1 << ATMEL_ID_USART0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020043}
44
45void at91_serial1_hw_init(void)
46{
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000047 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010048
Jens Scharsigb49d15c2010-02-03 22:46:46 +010049 at91_set_a_periph(AT91_PIO_PORTD, 0, 1); /* TXD1 */
50 at91_set_a_periph(AT91_PIO_PORTD, 1, 0); /* RXD1 */
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000051 writel(1 << ATMEL_ID_USART1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020052}
53
54void at91_serial2_hw_init(void)
55{
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000056 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010057
Jens Scharsigb49d15c2010-02-03 22:46:46 +010058 at91_set_a_periph(AT91_PIO_PORTD, 2, 1); /* TXD2 */
59 at91_set_a_periph(AT91_PIO_PORTD, 3, 0); /* RXD2 */
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000060 writel(1 << ATMEL_ID_USART2, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020061}
62
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000063void at91_seriald_hw_init(void)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020064{
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000065 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010066
Jens Scharsigb49d15c2010-02-03 22:46:46 +010067 at91_set_a_periph(AT91_PIO_PORTC, 30, 0); /* DRXD */
68 at91_set_a_periph(AT91_PIO_PORTC, 31, 1); /* DTXD */
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000069 writel(1 << ATMEL_ID_SYS, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020070}
71
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000072#if defined(CONFIG_HAS_DATAFLASH) || defined(CONFIG_ATMEL_SPI)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020073void at91_spi0_hw_init(unsigned long cs_mask)
74{
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000075 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010076
Jens Scharsigb49d15c2010-02-03 22:46:46 +010077 at91_set_b_periph(AT91_PIO_PORTA, 0, 0); /* SPI0_MISO */
78 at91_set_b_periph(AT91_PIO_PORTA, 1, 0); /* SPI0_MOSI */
79 at91_set_b_periph(AT91_PIO_PORTA, 2, 0); /* SPI0_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020080
81 /* Enable clock */
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +000082 writel(1 << ATMEL_ID_SPI0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020083
84 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010085 at91_set_b_periph(AT91_PIO_PORTA, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020086 }
87 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010088 at91_set_b_periph(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020089 }
90 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010091 at91_set_b_periph(AT91_PIO_PORTA, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020092 }
93 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010094 at91_set_b_periph(AT91_PIO_PORTB, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020095 }
96 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010097 at91_set_pio_output(AT91_PIO_PORTA, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020098 }
99 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100100 at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200101 }
102 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100103 at91_set_pio_output(AT91_PIO_PORTA, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200104 }
105 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100106 at91_set_pio_output(AT91_PIO_PORTB, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200107 }
108}
109
110void at91_spi1_hw_init(unsigned long cs_mask)
111{
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +0000112 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100113
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100114 at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* SPI1_MISO */
115 at91_set_a_periph(AT91_PIO_PORTB, 13, 0); /* SPI1_MOSI */
116 at91_set_a_periph(AT91_PIO_PORTB, 14, 0); /* SPI1_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200117
118 /* Enable clock */
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +0000119 writel(1 << ATMEL_ID_SPI1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200120
121 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100122 at91_set_a_periph(AT91_PIO_PORTB, 15, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200123 }
124 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100125 at91_set_a_periph(AT91_PIO_PORTB, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200126 }
127 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100128 at91_set_a_periph(AT91_PIO_PORTB, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200129 }
130 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100131 at91_set_a_periph(AT91_PIO_PORTB, 18, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200132 }
133 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100134 at91_set_pio_output(AT91_PIO_PORTB, 15, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200135 }
136 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100137 at91_set_pio_output(AT91_PIO_PORTB, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200138 }
139 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100140 at91_set_pio_output(AT91_PIO_PORTB, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200141 }
142 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100143 at91_set_pio_output(AT91_PIO_PORTB, 18, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200144 }
145}
146#endif
147
148#ifdef CONFIG_MACB
149void at91_macb_hw_init(void)
150{
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100151 at91_set_a_periph(AT91_PIO_PORTE, 21, 0); /* ETXCK_EREFCK */
152 at91_set_b_periph(AT91_PIO_PORTC, 25, 0); /* ERXDV */
153 at91_set_a_periph(AT91_PIO_PORTE, 25, 0); /* ERX0 */
154 at91_set_a_periph(AT91_PIO_PORTE, 26, 0); /* ERX1 */
155 at91_set_a_periph(AT91_PIO_PORTE, 27, 0); /* ERXER */
156 at91_set_a_periph(AT91_PIO_PORTE, 28, 0); /* ETXEN */
157 at91_set_a_periph(AT91_PIO_PORTE, 23, 0); /* ETX0 */
158 at91_set_a_periph(AT91_PIO_PORTE, 24, 0); /* ETX1 */
159 at91_set_a_periph(AT91_PIO_PORTE, 30, 0); /* EMDIO */
160 at91_set_a_periph(AT91_PIO_PORTE, 29, 0); /* EMDC */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200161
162#ifndef CONFIG_RMII
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100163 at91_set_a_periph(AT91_PIO_PORTE, 22, 0); /* ECRS */
164 at91_set_b_periph(AT91_PIO_PORTC, 26, 0); /* ECOL */
165 at91_set_b_periph(AT91_PIO_PORTC, 22, 0); /* ERX2 */
166 at91_set_b_periph(AT91_PIO_PORTC, 23, 0); /* ERX3 */
167 at91_set_b_periph(AT91_PIO_PORTC, 27, 0); /* ERXCK */
168 at91_set_b_periph(AT91_PIO_PORTC, 20, 0); /* ETX2 */
169 at91_set_b_periph(AT91_PIO_PORTC, 21, 0); /* ETX3 */
170 at91_set_b_periph(AT91_PIO_PORTC, 24, 0); /* ETXER */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200171#endif
172}
173#endif
174
175#ifdef CONFIG_USB_OHCI_NEW
176void at91_uhp_hw_init(void)
177{
178 /* Enable VBus on UHP ports */
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100179 at91_set_pio_output(AT91_PIO_PORTA, 21, 0);
180 at91_set_pio_output(AT91_PIO_PORTA, 24, 0);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200181}
182#endif
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +0200183
184#ifdef CONFIG_AT91_CAN
185void at91_can_hw_init(void)
186{
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +0000187 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100188
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100189 at91_set_a_periph(AT91_PIO_PORTA, 13, 0); /* CAN_TX */
190 at91_set_a_periph(AT91_PIO_PORTA, 14, 1); /* CAN_RX */
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +0200191
192 /* Enable clock */
Daniel Gorsulowskibbe11692011-01-20 23:12:15 +0000193 writel(1 << ATMEL_ID_CAN, &pmc->pcer);
Daniel Gorsulowski96d1b472009-06-30 23:03:33 +0200194}
195#endif