blob: fb6878f6e24f441e9b75f6cc40c47e8e5cedbca7 [file] [log] [blame]
Peng Fanb5447862018-10-18 14:28:06 +02001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2018 NXP
4 */
5
6#ifndef DT_BINDINGS_RSCRC_IMX_H
7#define DT_BINDINGS_RSCRC_IMX_H
8
9/*!
10 * These defines are used to indicate a resource. Resources include peripherals
11 * and bus masters (but not memory regions). Note items from list should
12 * never be changed or removed (only added to at the end of the list).
13 */
14#define SC_R_A53 0
15#define SC_R_A53_0 1
16#define SC_R_A53_1 2
17#define SC_R_A53_2 3
18#define SC_R_A53_3 4
19#define SC_R_A72 5
20#define SC_R_A72_0 6
21#define SC_R_A72_1 7
22#define SC_R_A72_2 8
23#define SC_R_A72_3 9
24#define SC_R_CCI 10
25#define SC_R_DB 11
26#define SC_R_DRC_0 12
27#define SC_R_DRC_1 13
28#define SC_R_GIC_SMMU 14
29#define SC_R_IRQSTR_M4_0 15
30#define SC_R_IRQSTR_M4_1 16
31#define SC_R_SMMU 17
32#define SC_R_GIC 18
33#define SC_R_DC_0_BLIT0 19
34#define SC_R_DC_0_BLIT1 20
35#define SC_R_DC_0_BLIT2 21
36#define SC_R_DC_0_BLIT_OUT 22
37#define SC_R_DC_0_CAPTURE0 23
38#define SC_R_DC_0_CAPTURE1 24
39#define SC_R_DC_0_WARP 25
40#define SC_R_DC_0_INTEGRAL0 26
41#define SC_R_DC_0_INTEGRAL1 27
42#define SC_R_DC_0_VIDEO0 28
43#define SC_R_DC_0_VIDEO1 29
44#define SC_R_DC_0_FRAC0 30
45#define SC_R_DC_0_FRAC1 31
46#define SC_R_DC_0 32
47#define SC_R_GPU_2_PID0 33
48#define SC_R_DC_0_PLL_0 34
49#define SC_R_DC_0_PLL_1 35
50#define SC_R_DC_1_BLIT0 36
51#define SC_R_DC_1_BLIT1 37
52#define SC_R_DC_1_BLIT2 38
53#define SC_R_DC_1_BLIT_OUT 39
54#define SC_R_DC_1_CAPTURE0 40
55#define SC_R_DC_1_CAPTURE1 41
56#define SC_R_DC_1_WARP 42
57#define SC_R_DC_1_INTEGRAL0 43
58#define SC_R_DC_1_INTEGRAL1 44
59#define SC_R_DC_1_VIDEO0 45
60#define SC_R_DC_1_VIDEO1 46
61#define SC_R_DC_1_FRAC0 47
62#define SC_R_DC_1_FRAC1 48
63#define SC_R_DC_1 49
64#define SC_R_GPU_3_PID0 50
65#define SC_R_DC_1_PLL_0 51
66#define SC_R_DC_1_PLL_1 52
67#define SC_R_SPI_0 53
68#define SC_R_SPI_1 54
69#define SC_R_SPI_2 55
70#define SC_R_SPI_3 56
71#define SC_R_UART_0 57
72#define SC_R_UART_1 58
73#define SC_R_UART_2 59
74#define SC_R_UART_3 60
75#define SC_R_UART_4 61
76#define SC_R_EMVSIM_0 62
77#define SC_R_EMVSIM_1 63
78#define SC_R_DMA_0_CH0 64
79#define SC_R_DMA_0_CH1 65
80#define SC_R_DMA_0_CH2 66
81#define SC_R_DMA_0_CH3 67
82#define SC_R_DMA_0_CH4 68
83#define SC_R_DMA_0_CH5 69
84#define SC_R_DMA_0_CH6 70
85#define SC_R_DMA_0_CH7 71
86#define SC_R_DMA_0_CH8 72
87#define SC_R_DMA_0_CH9 73
88#define SC_R_DMA_0_CH10 74
89#define SC_R_DMA_0_CH11 75
90#define SC_R_DMA_0_CH12 76
91#define SC_R_DMA_0_CH13 77
92#define SC_R_DMA_0_CH14 78
93#define SC_R_DMA_0_CH15 79
94#define SC_R_DMA_0_CH16 80
95#define SC_R_DMA_0_CH17 81
96#define SC_R_DMA_0_CH18 82
97#define SC_R_DMA_0_CH19 83
98#define SC_R_DMA_0_CH20 84
99#define SC_R_DMA_0_CH21 85
100#define SC_R_DMA_0_CH22 86
101#define SC_R_DMA_0_CH23 87
102#define SC_R_DMA_0_CH24 88
103#define SC_R_DMA_0_CH25 89
104#define SC_R_DMA_0_CH26 90
105#define SC_R_DMA_0_CH27 91
106#define SC_R_DMA_0_CH28 92
107#define SC_R_DMA_0_CH29 93
108#define SC_R_DMA_0_CH30 94
109#define SC_R_DMA_0_CH31 95
110#define SC_R_I2C_0 96
111#define SC_R_I2C_1 97
112#define SC_R_I2C_2 98
113#define SC_R_I2C_3 99
114#define SC_R_I2C_4 100
115#define SC_R_ADC_0 101
116#define SC_R_ADC_1 102
117#define SC_R_FTM_0 103
118#define SC_R_FTM_1 104
119#define SC_R_CAN_0 105
120#define SC_R_CAN_1 106
121#define SC_R_CAN_2 107
122#define SC_R_DMA_1_CH0 108
123#define SC_R_DMA_1_CH1 109
124#define SC_R_DMA_1_CH2 110
125#define SC_R_DMA_1_CH3 111
126#define SC_R_DMA_1_CH4 112
127#define SC_R_DMA_1_CH5 113
128#define SC_R_DMA_1_CH6 114
129#define SC_R_DMA_1_CH7 115
130#define SC_R_DMA_1_CH8 116
131#define SC_R_DMA_1_CH9 117
132#define SC_R_DMA_1_CH10 118
133#define SC_R_DMA_1_CH11 119
134#define SC_R_DMA_1_CH12 120
135#define SC_R_DMA_1_CH13 121
136#define SC_R_DMA_1_CH14 122
137#define SC_R_DMA_1_CH15 123
138#define SC_R_DMA_1_CH16 124
139#define SC_R_DMA_1_CH17 125
140#define SC_R_DMA_1_CH18 126
141#define SC_R_DMA_1_CH19 127
142#define SC_R_DMA_1_CH20 128
143#define SC_R_DMA_1_CH21 129
144#define SC_R_DMA_1_CH22 130
145#define SC_R_DMA_1_CH23 131
146#define SC_R_DMA_1_CH24 132
147#define SC_R_DMA_1_CH25 133
148#define SC_R_DMA_1_CH26 134
149#define SC_R_DMA_1_CH27 135
150#define SC_R_DMA_1_CH28 136
151#define SC_R_DMA_1_CH29 137
152#define SC_R_DMA_1_CH30 138
153#define SC_R_DMA_1_CH31 139
154#define SC_R_UNUSED1 140
155#define SC_R_UNUSED2 141
156#define SC_R_UNUSED3 142
157#define SC_R_UNUSED4 143
158#define SC_R_GPU_0_PID0 144
159#define SC_R_GPU_0_PID1 145
160#define SC_R_GPU_0_PID2 146
161#define SC_R_GPU_0_PID3 147
162#define SC_R_GPU_1_PID0 148
163#define SC_R_GPU_1_PID1 149
164#define SC_R_GPU_1_PID2 150
165#define SC_R_GPU_1_PID3 151
166#define SC_R_PCIE_A 152
167#define SC_R_SERDES_0 153
168#define SC_R_MATCH_0 154
169#define SC_R_MATCH_1 155
170#define SC_R_MATCH_2 156
171#define SC_R_MATCH_3 157
172#define SC_R_MATCH_4 158
173#define SC_R_MATCH_5 159
174#define SC_R_MATCH_6 160
175#define SC_R_MATCH_7 161
176#define SC_R_MATCH_8 162
177#define SC_R_MATCH_9 163
178#define SC_R_MATCH_10 164
179#define SC_R_MATCH_11 165
180#define SC_R_MATCH_12 166
181#define SC_R_MATCH_13 167
182#define SC_R_MATCH_14 168
183#define SC_R_PCIE_B 169
184#define SC_R_SATA_0 170
185#define SC_R_SERDES_1 171
186#define SC_R_HSIO_GPIO 172
187#define SC_R_MATCH_15 173
188#define SC_R_MATCH_16 174
189#define SC_R_MATCH_17 175
190#define SC_R_MATCH_18 176
191#define SC_R_MATCH_19 177
192#define SC_R_MATCH_20 178
193#define SC_R_MATCH_21 179
194#define SC_R_MATCH_22 180
195#define SC_R_MATCH_23 181
196#define SC_R_MATCH_24 182
197#define SC_R_MATCH_25 183
198#define SC_R_MATCH_26 184
199#define SC_R_MATCH_27 185
200#define SC_R_MATCH_28 186
201#define SC_R_LCD_0 187
202#define SC_R_LCD_0_PWM_0 188
203#define SC_R_LCD_0_I2C_0 189
204#define SC_R_LCD_0_I2C_1 190
205#define SC_R_PWM_0 191
206#define SC_R_PWM_1 192
207#define SC_R_PWM_2 193
208#define SC_R_PWM_3 194
209#define SC_R_PWM_4 195
210#define SC_R_PWM_5 196
211#define SC_R_PWM_6 197
212#define SC_R_PWM_7 198
213#define SC_R_GPIO_0 199
214#define SC_R_GPIO_1 200
215#define SC_R_GPIO_2 201
216#define SC_R_GPIO_3 202
217#define SC_R_GPIO_4 203
218#define SC_R_GPIO_5 204
219#define SC_R_GPIO_6 205
220#define SC_R_GPIO_7 206
221#define SC_R_GPT_0 207
222#define SC_R_GPT_1 208
223#define SC_R_GPT_2 209
224#define SC_R_GPT_3 210
225#define SC_R_GPT_4 211
226#define SC_R_KPP 212
227#define SC_R_MU_0A 213
228#define SC_R_MU_1A 214
229#define SC_R_MU_2A 215
230#define SC_R_MU_3A 216
231#define SC_R_MU_4A 217
232#define SC_R_MU_5A 218
233#define SC_R_MU_6A 219
234#define SC_R_MU_7A 220
235#define SC_R_MU_8A 221
236#define SC_R_MU_9A 222
237#define SC_R_MU_10A 223
238#define SC_R_MU_11A 224
239#define SC_R_MU_12A 225
240#define SC_R_MU_13A 226
241#define SC_R_MU_5B 227
242#define SC_R_MU_6B 228
243#define SC_R_MU_7B 229
244#define SC_R_MU_8B 230
245#define SC_R_MU_9B 231
246#define SC_R_MU_10B 232
247#define SC_R_MU_11B 233
248#define SC_R_MU_12B 234
249#define SC_R_MU_13B 235
250#define SC_R_ROM_0 236
251#define SC_R_FSPI_0 237
252#define SC_R_FSPI_1 238
253#define SC_R_IEE 239
254#define SC_R_IEE_R0 240
255#define SC_R_IEE_R1 241
256#define SC_R_IEE_R2 242
257#define SC_R_IEE_R3 243
258#define SC_R_IEE_R4 244
259#define SC_R_IEE_R5 245
260#define SC_R_IEE_R6 246
261#define SC_R_IEE_R7 247
262#define SC_R_SDHC_0 248
263#define SC_R_SDHC_1 249
264#define SC_R_SDHC_2 250
265#define SC_R_ENET_0 251
266#define SC_R_ENET_1 252
267#define SC_R_MLB_0 253
268#define SC_R_DMA_2_CH0 254
269#define SC_R_DMA_2_CH1 255
270#define SC_R_DMA_2_CH2 256
271#define SC_R_DMA_2_CH3 257
272#define SC_R_DMA_2_CH4 258
273#define SC_R_USB_0 259
274#define SC_R_USB_1 260
275#define SC_R_USB_0_PHY 261
276#define SC_R_USB_2 262
277#define SC_R_USB_2_PHY 263
278#define SC_R_DTCP 264
279#define SC_R_NAND 265
280#define SC_R_LVDS_0 266
281#define SC_R_LVDS_0_PWM_0 267
282#define SC_R_LVDS_0_I2C_0 268
283#define SC_R_LVDS_0_I2C_1 269
284#define SC_R_LVDS_1 270
285#define SC_R_LVDS_1_PWM_0 271
286#define SC_R_LVDS_1_I2C_0 272
287#define SC_R_LVDS_1_I2C_1 273
288#define SC_R_LVDS_2 274
289#define SC_R_LVDS_2_PWM_0 275
290#define SC_R_LVDS_2_I2C_0 276
291#define SC_R_LVDS_2_I2C_1 277
292#define SC_R_M4_0_PID0 278
293#define SC_R_M4_0_PID1 279
294#define SC_R_M4_0_PID2 280
295#define SC_R_M4_0_PID3 281
296#define SC_R_M4_0_PID4 282
297#define SC_R_M4_0_RGPIO 283
298#define SC_R_M4_0_SEMA42 284
299#define SC_R_M4_0_TPM 285
300#define SC_R_M4_0_PIT 286
301#define SC_R_M4_0_UART 287
302#define SC_R_M4_0_I2C 288
303#define SC_R_M4_0_INTMUX 289
304#define SC_R_M4_0_SIM 290
305#define SC_R_M4_0_WDOG 291
306#define SC_R_M4_0_MU_0B 292
307#define SC_R_M4_0_MU_0A0 293
308#define SC_R_M4_0_MU_0A1 294
309#define SC_R_M4_0_MU_0A2 295
310#define SC_R_M4_0_MU_0A3 296
311#define SC_R_M4_0_MU_1A 297
312#define SC_R_M4_1_PID0 298
313#define SC_R_M4_1_PID1 299
314#define SC_R_M4_1_PID2 300
315#define SC_R_M4_1_PID3 301
316#define SC_R_M4_1_PID4 302
317#define SC_R_M4_1_RGPIO 303
318#define SC_R_M4_1_SEMA42 304
319#define SC_R_M4_1_TPM 305
320#define SC_R_M4_1_PIT 306
321#define SC_R_M4_1_UART 307
322#define SC_R_M4_1_I2C 308
323#define SC_R_M4_1_INTMUX 309
324#define SC_R_M4_1_SIM 310
325#define SC_R_M4_1_WDOG 311
326#define SC_R_M4_1_MU_0B 312
327#define SC_R_M4_1_MU_0A0 313
328#define SC_R_M4_1_MU_0A1 314
329#define SC_R_M4_1_MU_0A2 315
330#define SC_R_M4_1_MU_0A3 316
331#define SC_R_M4_1_MU_1A 317
332#define SC_R_SAI_0 318
333#define SC_R_SAI_1 319
334#define SC_R_SAI_2 320
335#define SC_R_IRQSTR_SCU2 321
336#define SC_R_IRQSTR_DSP 322
337#define SC_R_UNUSED5 323
338#define SC_R_OCRAM 324
339#define SC_R_AUDIO_PLL_0 325
340#define SC_R_PI_0 326
341#define SC_R_PI_0_PWM_0 327
342#define SC_R_PI_0_PWM_1 328
343#define SC_R_PI_0_I2C_0 329
344#define SC_R_PI_0_PLL 330
345#define SC_R_PI_1 331
346#define SC_R_PI_1_PWM_0 332
347#define SC_R_PI_1_PWM_1 333
348#define SC_R_PI_1_I2C_0 334
349#define SC_R_PI_1_PLL 335
350#define SC_R_SC_PID0 336
351#define SC_R_SC_PID1 337
352#define SC_R_SC_PID2 338
353#define SC_R_SC_PID3 339
354#define SC_R_SC_PID4 340
355#define SC_R_SC_SEMA42 341
356#define SC_R_SC_TPM 342
357#define SC_R_SC_PIT 343
358#define SC_R_SC_UART 344
359#define SC_R_SC_I2C 345
360#define SC_R_SC_MU_0B 346
361#define SC_R_SC_MU_0A0 347
362#define SC_R_SC_MU_0A1 348
363#define SC_R_SC_MU_0A2 349
364#define SC_R_SC_MU_0A3 350
365#define SC_R_SC_MU_1A 351
366#define SC_R_SYSCNT_RD 352
367#define SC_R_SYSCNT_CMP 353
368#define SC_R_DEBUG 354
369#define SC_R_SYSTEM 355
370#define SC_R_SNVS 356
371#define SC_R_OTP 357
372#define SC_R_VPU_PID0 358
373#define SC_R_VPU_PID1 359
374#define SC_R_VPU_PID2 360
375#define SC_R_VPU_PID3 361
376#define SC_R_VPU_PID4 362
377#define SC_R_VPU_PID5 363
378#define SC_R_VPU_PID6 364
379#define SC_R_VPU_PID7 365
380#define SC_R_VPU_UART 366
381#define SC_R_VPUCORE 367
382#define SC_R_VPUCORE_0 368
383#define SC_R_VPUCORE_1 369
384#define SC_R_VPUCORE_2 370
385#define SC_R_VPUCORE_3 371
386#define SC_R_DMA_4_CH0 372
387#define SC_R_DMA_4_CH1 373
388#define SC_R_DMA_4_CH2 374
389#define SC_R_DMA_4_CH3 375
390#define SC_R_DMA_4_CH4 376
391#define SC_R_ISI_CH0 377
392#define SC_R_ISI_CH1 378
393#define SC_R_ISI_CH2 379
394#define SC_R_ISI_CH3 380
395#define SC_R_ISI_CH4 381
396#define SC_R_ISI_CH5 382
397#define SC_R_ISI_CH6 383
398#define SC_R_ISI_CH7 384
399#define SC_R_MJPEG_DEC_S0 385
400#define SC_R_MJPEG_DEC_S1 386
401#define SC_R_MJPEG_DEC_S2 387
402#define SC_R_MJPEG_DEC_S3 388
403#define SC_R_MJPEG_ENC_S0 389
404#define SC_R_MJPEG_ENC_S1 390
405#define SC_R_MJPEG_ENC_S2 391
406#define SC_R_MJPEG_ENC_S3 392
407#define SC_R_MIPI_0 393
408#define SC_R_MIPI_0_PWM_0 394
409#define SC_R_MIPI_0_I2C_0 395
410#define SC_R_MIPI_0_I2C_1 396
411#define SC_R_MIPI_1 397
412#define SC_R_MIPI_1_PWM_0 398
413#define SC_R_MIPI_1_I2C_0 399
414#define SC_R_MIPI_1_I2C_1 400
415#define SC_R_CSI_0 401
416#define SC_R_CSI_0_PWM_0 402
417#define SC_R_CSI_0_I2C_0 403
418#define SC_R_CSI_1 404
419#define SC_R_CSI_1_PWM_0 405
420#define SC_R_CSI_1_I2C_0 406
421#define SC_R_HDMI 407
422#define SC_R_HDMI_I2S 408
423#define SC_R_HDMI_I2C_0 409
424#define SC_R_HDMI_PLL_0 410
425#define SC_R_HDMI_RX 411
426#define SC_R_HDMI_RX_BYPASS 412
427#define SC_R_HDMI_RX_I2C_0 413
428#define SC_R_ASRC_0 414
429#define SC_R_ESAI_0 415
430#define SC_R_SPDIF_0 416
431#define SC_R_SPDIF_1 417
432#define SC_R_SAI_3 418
433#define SC_R_SAI_4 419
434#define SC_R_SAI_5 420
435#define SC_R_GPT_5 421
436#define SC_R_GPT_6 422
437#define SC_R_GPT_7 423
438#define SC_R_GPT_8 424
439#define SC_R_GPT_9 425
440#define SC_R_GPT_10 426
441#define SC_R_DMA_2_CH5 427
442#define SC_R_DMA_2_CH6 428
443#define SC_R_DMA_2_CH7 429
444#define SC_R_DMA_2_CH8 430
445#define SC_R_DMA_2_CH9 431
446#define SC_R_DMA_2_CH10 432
447#define SC_R_DMA_2_CH11 433
448#define SC_R_DMA_2_CH12 434
449#define SC_R_DMA_2_CH13 435
450#define SC_R_DMA_2_CH14 436
451#define SC_R_DMA_2_CH15 437
452#define SC_R_DMA_2_CH16 438
453#define SC_R_DMA_2_CH17 439
454#define SC_R_DMA_2_CH18 440
455#define SC_R_DMA_2_CH19 441
456#define SC_R_DMA_2_CH20 442
457#define SC_R_DMA_2_CH21 443
458#define SC_R_DMA_2_CH22 444
459#define SC_R_DMA_2_CH23 445
460#define SC_R_DMA_2_CH24 446
461#define SC_R_DMA_2_CH25 447
462#define SC_R_DMA_2_CH26 448
463#define SC_R_DMA_2_CH27 449
464#define SC_R_DMA_2_CH28 450
465#define SC_R_DMA_2_CH29 451
466#define SC_R_DMA_2_CH30 452
467#define SC_R_DMA_2_CH31 453
468#define SC_R_ASRC_1 454
469#define SC_R_ESAI_1 455
470#define SC_R_SAI_6 456
471#define SC_R_SAI_7 457
472#define SC_R_AMIX 458
473#define SC_R_MQS_0 459
474#define SC_R_DMA_3_CH0 460
475#define SC_R_DMA_3_CH1 461
476#define SC_R_DMA_3_CH2 462
477#define SC_R_DMA_3_CH3 463
478#define SC_R_DMA_3_CH4 464
479#define SC_R_DMA_3_CH5 465
480#define SC_R_DMA_3_CH6 466
481#define SC_R_DMA_3_CH7 467
482#define SC_R_DMA_3_CH8 468
483#define SC_R_DMA_3_CH9 469
484#define SC_R_DMA_3_CH10 470
485#define SC_R_DMA_3_CH11 471
486#define SC_R_DMA_3_CH12 472
487#define SC_R_DMA_3_CH13 473
488#define SC_R_DMA_3_CH14 474
489#define SC_R_DMA_3_CH15 475
490#define SC_R_DMA_3_CH16 476
491#define SC_R_DMA_3_CH17 477
492#define SC_R_DMA_3_CH18 478
493#define SC_R_DMA_3_CH19 479
494#define SC_R_DMA_3_CH20 480
495#define SC_R_DMA_3_CH21 481
496#define SC_R_DMA_3_CH22 482
497#define SC_R_DMA_3_CH23 483
498#define SC_R_DMA_3_CH24 484
499#define SC_R_DMA_3_CH25 485
500#define SC_R_DMA_3_CH26 486
501#define SC_R_DMA_3_CH27 487
502#define SC_R_DMA_3_CH28 488
503#define SC_R_DMA_3_CH29 489
504#define SC_R_DMA_3_CH30 490
505#define SC_R_DMA_3_CH31 491
506#define SC_R_AUDIO_PLL_1 492
507#define SC_R_AUDIO_CLK_0 493
508#define SC_R_AUDIO_CLK_1 494
509#define SC_R_MCLK_OUT_0 495
510#define SC_R_MCLK_OUT_1 496
511#define SC_R_PMIC_0 497
512#define SC_R_PMIC_1 498
513#define SC_R_SECO 499
514#define SC_R_CAAM_JR1 500
515#define SC_R_CAAM_JR2 501
516#define SC_R_CAAM_JR3 502
517#define SC_R_SECO_MU_2 503
518#define SC_R_SECO_MU_3 504
519#define SC_R_SECO_MU_4 505
520#define SC_R_HDMI_RX_PWM_0 506
521#define SC_R_A35 507
522#define SC_R_A35_0 508
523#define SC_R_A35_1 509
524#define SC_R_A35_2 510
525#define SC_R_A35_3 511
526#define SC_R_DSP 512
527#define SC_R_DSP_RAM 513
528#define SC_R_CAAM_JR1_OUT 514
529#define SC_R_CAAM_JR2_OUT 515
530#define SC_R_CAAM_JR3_OUT 516
531#define SC_R_VPU_DEC_0 517
532#define SC_R_VPU_ENC_0 518
533#define SC_R_CAAM_JR0 519
534#define SC_R_CAAM_JR0_OUT 520
535#define SC_R_PMIC_2 521
536#define SC_R_DBLOGIC 522
537#define SC_R_HDMI_PLL_1 523
538#define SC_R_BOARD_R0 524
539#define SC_R_BOARD_R1 525
540#define SC_R_BOARD_R2 526
541#define SC_R_BOARD_R3 527
542#define SC_R_BOARD_R4 528
543#define SC_R_BOARD_R5 529
544#define SC_R_BOARD_R6 530
545#define SC_R_BOARD_R7 531
546#define SC_R_MJPEG_DEC_MP 532
547#define SC_R_MJPEG_ENC_MP 533
548#define SC_R_VPU_TS_0 534
549#define SC_R_VPU_MU_0 535
550#define SC_R_VPU_MU_1 536
551#define SC_R_VPU_MU_2 537
552#define SC_R_VPU_MU_3 538
553#define SC_R_VPU_ENC_1 539
554#define SC_R_VPU 540
555#define SC_R_LAST 541
Peng Fanb1c32b52020-05-04 21:16:49 +0800556#define SC_R_NONE 0xFFF0
Peng Fanb5447862018-10-18 14:28:06 +0200557
558#endif /* DT_BINDINGS_RSCRC_IMX_H */