blob: 66075b4807d9f60db84a343e8996eacef8248050 [file] [log] [blame]
Stelian Pop048bcfb2008-03-26 19:52:30 +01001/*
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +02002 * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_pmc.h]
Stelian Pop048bcfb2008-03-26 19:52:30 +01003 *
4 * Copyright (C) 2005 Ivan Kokshaysky
5 * Copyright (C) SAN People
Jens Scharsig698ad062010-02-03 22:46:01 +01006 * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de)
Stelian Pop048bcfb2008-03-26 19:52:30 +01007 *
8 * Power Management Controller (PMC) - System peripherals registers.
9 * Based on AT91RM9200 datasheet revision E.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
17#ifndef AT91_PMC_H
18#define AT91_PMC_H
19
Jens Scharsig58aa5632011-02-19 06:17:02 +000020#define AT91_ASM_PMC_MOR (ATMEL_BASE_PMC + 0x20)
21#define AT91_ASM_PMC_PLLAR (ATMEL_BASE_PMC + 0x28)
22#define AT91_ASM_PMC_PLLBR (ATMEL_BASE_PMC + 0x2c)
23#define AT91_ASM_PMC_MCKR (ATMEL_BASE_PMC + 0x30)
24#define AT91_ASM_PMC_SR (ATMEL_BASE_PMC + 0x68)
Jens Scharsig698ad062010-02-03 22:46:01 +010025
26#ifndef __ASSEMBLY__
27
28#include <asm/types.h>
29
30typedef struct at91_pmc {
31 u32 scer; /* 0x00 System Clock Enable Register */
32 u32 scdr; /* 0x04 System Clock Disable Register */
33 u32 scsr; /* 0x08 System Clock Status Register */
34 u32 reserved0;
35 u32 pcer; /* 0x10 Peripheral Clock Enable Register */
36 u32 pcdr; /* 0x14 Peripheral Clock Disable Register */
37 u32 pcsr; /* 0x18 Peripheral Clock Status Register */
Sergey Matyukevichd25010d2010-06-09 23:09:06 +040038 u32 uckr; /* 0x1C UTMI Clock Register */
Jens Scharsig698ad062010-02-03 22:46:01 +010039 u32 mor; /* 0x20 Main Oscilator Register */
40 u32 mcfr; /* 0x24 Main Clock Frequency Register */
41 u32 pllar; /* 0x28 PLL A Register */
42 u32 pllbr; /* 0x2C PLL B Register */
43 u32 mckr; /* 0x30 Master Clock Register */
Sergey Matyukevichd25010d2010-06-09 23:09:06 +040044 u32 reserved1;
45 u32 usb; /* 0x38 USB Clock Register */
46 u32 reserved2;
Jens Scharsig698ad062010-02-03 22:46:01 +010047 u32 pck[4]; /* 0x40 Programmable Clock Register 0 - 3 */
48 u32 reserved3[4];
49 u32 ier; /* 0x60 Interrupt Enable Register */
50 u32 idr; /* 0x64 Interrupt Disable Register */
51 u32 sr; /* 0x68 Status Register */
52 u32 imr; /* 0x6C Interrupt Mask Register */
53 u32 reserved4[4];
54 u32 pllicpr; /* 0x80 Change Pump Current Register (SAM9) */
55 u32 reserved5[21];
56 u32 wpmr; /* 0xE4 Write Protect Mode Register (CAP0) */
57 u32 wpsr; /* 0xE8 Write Protect Status Register (CAP0) */
Bo Shen0b15c112013-05-12 22:40:52 +000058#ifdef CONFIG_SAMA5D3
59 u32 reserved6[8];
60 u32 pcer1; /* 0x100 Periperial Clock Enable Register 1 */
61 u32 pcdr1; /* 0x104 Periperial Clock Disable Register 1 */
62 u32 pcsr1; /* 0x108 Periperial Clock Status Register 1 */
63 u32 pcr; /* 0x10c Periperial Control Register */
64 u32 ocr; /* 0x110 Oscillator Calibration Register */
65#else
Jens Scharsig698ad062010-02-03 22:46:01 +010066 u32 reserved8[5];
Bo Shen0b15c112013-05-12 22:40:52 +000067#endif
Jens Scharsig698ad062010-02-03 22:46:01 +010068} at91_pmc_t;
69
70#endif /* end not assembly */
71
72#define AT91_PMC_MOR_MOSCEN 0x01
73#define AT91_PMC_MOR_OSCBYPASS 0x02
74#define AT91_PMC_MOR_OSCOUNT(x) ((x & 0xff) << 8)
75
76#define AT91_PMC_PLLXR_DIV(x) (x & 0xFF)
77#define AT91_PMC_PLLXR_PLLCOUNT(x) ((x & 0x3F) << 8)
78#define AT91_PMC_PLLXR_OUT(x) ((x & 0x03) << 14)
79#define AT91_PMC_PLLXR_MUL(x) ((x & 0x7FF) << 16)
80#define AT91_PMC_PLLAR_29 0x20000000
81#define AT91_PMC_PLLBR_USBDIV_1 0x00000000
82#define AT91_PMC_PLLBR_USBDIV_2 0x10000000
83#define AT91_PMC_PLLBR_USBDIV_4 0x20000000
84
Jens Scharsige3542352010-02-14 12:20:43 +010085#define AT91_PMC_MCFR_MAINRDY 0x00010000
86#define AT91_PMC_MCFR_MAINF_MASK 0x0000FFFF
87
Jens Scharsig698ad062010-02-03 22:46:01 +010088#define AT91_PMC_MCKR_CSS_SLOW 0x00000000
89#define AT91_PMC_MCKR_CSS_MAIN 0x00000001
90#define AT91_PMC_MCKR_CSS_PLLA 0x00000002
91#define AT91_PMC_MCKR_CSS_PLLB 0x00000003
92#define AT91_PMC_MCKR_CSS_MASK 0x00000003
93
Bo Shen0b15c112013-05-12 22:40:52 +000094#ifdef CONFIG_SAMA5D3
95#define AT91_PMC_MCKR_PRES_1 0x00000000
96#define AT91_PMC_MCKR_PRES_2 0x00000010
97#define AT91_PMC_MCKR_PRES_4 0x00000020
98#define AT91_PMC_MCKR_PRES_8 0x00000030
99#define AT91_PMC_MCKR_PRES_16 0x00000040
100#define AT91_PMC_MCKR_PRES_32 0x00000050
101#define AT91_PMC_MCKR_PRES_64 0x00000060
102#define AT91_PMC_MCKR_PRES_MASK 0x00000070
103#else
Jens Scharsig698ad062010-02-03 22:46:01 +0100104#define AT91_PMC_MCKR_PRES_1 0x00000000
105#define AT91_PMC_MCKR_PRES_2 0x00000004
106#define AT91_PMC_MCKR_PRES_4 0x00000008
107#define AT91_PMC_MCKR_PRES_8 0x0000000C
108#define AT91_PMC_MCKR_PRES_16 0x00000010
109#define AT91_PMC_MCKR_PRES_32 0x00000014
110#define AT91_PMC_MCKR_PRES_64 0x00000018
111#define AT91_PMC_MCKR_PRES_MASK 0x0000001C
Bo Shen0b15c112013-05-12 22:40:52 +0000112#endif
Jens Scharsig698ad062010-02-03 22:46:01 +0100113
clagix@gmail.com34fb6a62010-12-06 08:03:37 +0000114#ifdef CONFIG_AT91RM9200
Jens Scharsig698ad062010-02-03 22:46:01 +0100115#define AT91_PMC_MCKR_MDIV_1 0x00000000
116#define AT91_PMC_MCKR_MDIV_2 0x00000100
clagix@gmail.com34fb6a62010-12-06 08:03:37 +0000117#define AT91_PMC_MCKR_MDIV_3 0x00000200
118#define AT91_PMC_MCKR_MDIV_4 0x00000300
119#define AT91_PMC_MCKR_MDIV_MASK 0x00000300
120#else
121#define AT91_PMC_MCKR_MDIV_1 0x00000000
122#define AT91_PMC_MCKR_MDIV_2 0x00000100
Bo Shen0b15c112013-05-12 22:40:52 +0000123#ifdef CONFIG_SAMA5D3
124#define AT91_PMC_MCKR_MDIV_3 0x00000300
125#endif
Jens Scharsig698ad062010-02-03 22:46:01 +0100126#define AT91_PMC_MCKR_MDIV_4 0x00000200
127#define AT91_PMC_MCKR_MDIV_MASK 0x00000300
clagix@gmail.com34fb6a62010-12-06 08:03:37 +0000128#endif
Jens Scharsig698ad062010-02-03 22:46:01 +0100129
130#define AT91_PMC_MCKR_PLLADIV_1 0x00001000
131#define AT91_PMC_MCKR_PLLADIV_2 0x00002000
132
133#define AT91_PMC_IXR_MOSCS 0x00000001
134#define AT91_PMC_IXR_LOCKA 0x00000002
135#define AT91_PMC_IXR_LOCKB 0x00000004
136#define AT91_PMC_IXR_MCKRDY 0x00000008
137#define AT91_PMC_IXR_LOCKU 0x00000040
138#define AT91_PMC_IXR_PCKRDY0 0x00000100
139#define AT91_PMC_IXR_PCKRDY1 0x00000200
140#define AT91_PMC_IXR_PCKRDY2 0x00000400
141#define AT91_PMC_IXR_PCKRDY3 0x00000800
142
143#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100144#define AT91_PMC_SCER (AT91_PMC + 0x00) /* System Clock Enable Register */
145#define AT91_PMC_SCDR (AT91_PMC + 0x04) /* System Clock Disable Register */
146
147#define AT91_PMC_SCSR (AT91_PMC + 0x08) /* System Clock Status Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100148#endif
149
Stelian Pop048bcfb2008-03-26 19:52:30 +0100150#define AT91_PMC_PCK (1 << 0) /* Processor Clock */
151#define AT91RM9200_PMC_UDP (1 << 1) /* USB Devcice Port Clock [AT91RM9200 only] */
152#define AT91RM9200_PMC_MCKUDP (1 << 2) /* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200153#define AT91CAP9_PMC_DDR (1 << 2) /* DDR Clock [AT91CAP9 revC only] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100154#define AT91RM9200_PMC_UHP (1 << 4) /* USB Host Port Clock [AT91RM9200 only] */
155#define AT91SAM926x_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91SAM926x only] */
156#define AT91CAP9_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91CAP9 only] */
157#define AT91SAM926x_PMC_UDP (1 << 7) /* USB Devcice Port Clock [AT91SAM926x only] */
158#define AT91_PMC_PCK0 (1 << 8) /* Programmable Clock 0 */
159#define AT91_PMC_PCK1 (1 << 9) /* Programmable Clock 1 */
160#define AT91_PMC_PCK2 (1 << 10) /* Programmable Clock 2 */
161#define AT91_PMC_PCK3 (1 << 11) /* Programmable Clock 3 */
162#define AT91_PMC_HCK0 (1 << 16) /* AHB Clock (USB host) [AT91SAM9261 only] */
163#define AT91_PMC_HCK1 (1 << 17) /* AHB Clock (LCD) [AT91SAM9261 only] */
164
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100165#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100166#define AT91_PMC_PCER (AT91_PMC + 0x10) /* Peripheral Clock Enable Register */
167#define AT91_PMC_PCDR (AT91_PMC + 0x14) /* Peripheral Clock Disable Register */
168#define AT91_PMC_PCSR (AT91_PMC + 0x18) /* Peripheral Clock Status Register */
169
170#define AT91_CKGR_UCKR (AT91_PMC + 0x1C) /* UTMI Clock Register [SAM9RL, CAP9] */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100171#endif
172
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200173#define AT91_PMC_UPLLEN (1 << 16) /* UTMI PLL Enable */
174#define AT91_PMC_UPLLCOUNT (0xf << 20) /* UTMI PLL Start-up Time */
175#define AT91_PMC_BIASEN (1 << 24) /* UTMI BIAS Enable */
176#define AT91_PMC_BIASCOUNT (0xf << 28) /* UTMI PLL Start-up Time */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100177
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100178#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100179#define AT91_CKGR_MOR (AT91_PMC + 0x20) /* Main Oscillator Register [not on SAM9RL] */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100180#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100181#define AT91_PMC_MOSCEN (1 << 0) /* Main Oscillator Enable */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200182#define AT91_PMC_OSCBYPASS (1 << 1) /* Oscillator Bypass [SAM9x, CAP9] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100183#define AT91_PMC_OSCOUNT (0xff << 8) /* Main Oscillator Start-up Time */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100184#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100185#define AT91_CKGR_MCFR (AT91_PMC + 0x24) /* Main Clock Frequency Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100186#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100187#define AT91_PMC_MAINF (0xffff << 0) /* Main Clock Frequency */
188#define AT91_PMC_MAINRDY (1 << 16) /* Main Clock Ready */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100189#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100190#define AT91_CKGR_PLLAR (AT91_PMC + 0x28) /* PLL A Register */
191#define AT91_CKGR_PLLBR (AT91_PMC + 0x2c) /* PLL B Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100192#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100193#define AT91_PMC_DIV (0xff << 0) /* Divider */
194#define AT91_PMC_PLLCOUNT (0x3f << 8) /* PLL Counter */
195#define AT91_PMC_OUT (3 << 14) /* PLL Clock Frequency Range */
196#define AT91_PMC_MUL (0x7ff << 16) /* PLL Multiplier */
197#define AT91_PMC_USBDIV (3 << 28) /* USB Divisor (PLLB only) */
198#define AT91_PMC_USBDIV_1 (0 << 28)
199#define AT91_PMC_USBDIV_2 (1 << 28)
200#define AT91_PMC_USBDIV_4 (2 << 28)
201#define AT91_PMC_USB96M (1 << 28) /* Divider by 2 Enable (PLLB only) */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200202#define AT91_PMC_PLLA_WR_ERRATA (1 << 29) /* Bit 29 must always be set to 1 when programming the CKGR_PLLAR register */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100203
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100204#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100205#define AT91_PMC_MCKR (AT91_PMC + 0x30) /* Master Clock Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100206#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100207#define AT91_PMC_CSS (3 << 0) /* Master Clock Selection */
208#define AT91_PMC_CSS_SLOW (0 << 0)
209#define AT91_PMC_CSS_MAIN (1 << 0)
210#define AT91_PMC_CSS_PLLA (2 << 0)
211#define AT91_PMC_CSS_PLLB (3 << 0)
212#define AT91_PMC_PRES (7 << 2) /* Master Clock Prescaler */
213#define AT91_PMC_PRES_1 (0 << 2)
214#define AT91_PMC_PRES_2 (1 << 2)
215#define AT91_PMC_PRES_4 (2 << 2)
216#define AT91_PMC_PRES_8 (3 << 2)
217#define AT91_PMC_PRES_16 (4 << 2)
218#define AT91_PMC_PRES_32 (5 << 2)
219#define AT91_PMC_PRES_64 (6 << 2)
220#define AT91_PMC_MDIV (3 << 8) /* Master Clock Division */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200221#define AT91RM9200_PMC_MDIV_1 (0 << 8) /* [AT91RM9200 only] */
222#define AT91RM9200_PMC_MDIV_2 (1 << 8)
223#define AT91RM9200_PMC_MDIV_3 (2 << 8)
224#define AT91RM9200_PMC_MDIV_4 (3 << 8)
225#define AT91SAM9_PMC_MDIV_1 (0 << 8) /* [SAM9,CAP9 only] */
226#define AT91SAM9_PMC_MDIV_2 (1 << 8)
227#define AT91SAM9_PMC_MDIV_4 (2 << 8)
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200228#define AT91SAM9_PMC_MDIV_3 (3 << 8) /* [some SAM9 only] */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200229#define AT91SAM9_PMC_MDIV_6 (3 << 8)
230#define AT91_PMC_PDIV (1 << 12) /* Processor Clock Division [some SAM9 only] */
231#define AT91_PMC_PDIV_1 (0 << 12)
232#define AT91_PMC_PDIV_2 (1 << 12)
Stelian Pop048bcfb2008-03-26 19:52:30 +0100233
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100234#ifdef CONFIG_AT91_LEGACY
Sergey Matyukevichd25010d2010-06-09 23:09:06 +0400235#define AT91_PMC_USB (AT91_PMC + 0x38) /* USB Clock Register */
236#endif
237#define AT91_PMC_USBS_USB_PLLA (0x0) /* USB Clock Input is PLLA */
238#define AT91_PMC_USBS_USB_UPLL (0x1) /* USB Clock Input is UPLL */
239#define AT91_PMC_USBDIV_8 (0x7 << 8) /* USB Clock divided by 8 */
240#define AT91_PMC_USBDIV_10 (0x9 << 8) /* USB Clock divided by 10 */
241
242#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100243#define AT91_PMC_PCKR(n) (AT91_PMC + 0x40 + ((n) * 4)) /* Programmable Clock 0-3 Registers */
244
245#define AT91_PMC_IER (AT91_PMC + 0x60) /* Interrupt Enable Register */
246#define AT91_PMC_IDR (AT91_PMC + 0x64) /* Interrupt Disable Register */
247#define AT91_PMC_SR (AT91_PMC + 0x68) /* Status Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100248#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100249#define AT91_PMC_MOSCS (1 << 0) /* MOSCS Flag */
250#define AT91_PMC_LOCKA (1 << 1) /* PLLA Lock */
251#define AT91_PMC_LOCKB (1 << 2) /* PLLB Lock */
252#define AT91_PMC_MCKRDY (1 << 3) /* Master Clock */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200253#define AT91_PMC_LOCKU (1 << 6) /* UPLL Lock [AT91CAP9 only] */
254#define AT91_PMC_OSCSEL (1 << 7) /* Slow Clock Oscillator [AT91CAP9 revC only] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100255#define AT91_PMC_PCK0RDY (1 << 8) /* Programmable Clock 0 */
256#define AT91_PMC_PCK1RDY (1 << 9) /* Programmable Clock 1 */
257#define AT91_PMC_PCK2RDY (1 << 10) /* Programmable Clock 2 */
258#define AT91_PMC_PCK3RDY (1 << 11) /* Programmable Clock 3 */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100259#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100260#define AT91_PMC_IMR (AT91_PMC + 0x6c) /* Interrupt Mask Register */
261
Stelian Popf5488782008-05-08 14:52:34 +0200262#define AT91_PMC_PROT (AT91_PMC + 0xe4) /* Protect Register [AT91CAP9 revC only] */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100263#endif
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200264#define AT91_PMC_PROTKEY 0x504d4301 /* Activation Code */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100265#ifdef CONFIG_AT91_LEGACY
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200266#define AT91_PMC_VER (AT91_PMC + 0xfc) /* PMC Module Version [AT91CAP9 only] */
Jens Scharsig698ad062010-02-03 22:46:01 +0100267#endif /* CONFIG_AT91_LEGACY */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100268#endif