blob: d39c0032c4a1c97fe5bd222104e5bcb9109cff86 [file] [log] [blame]
Priyanka Jainfd45ca02018-11-28 13:04:27 +00001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2018-2021 NXP
Priyanka Jainfd45ca02018-11-28 13:04:27 +00004 */
5
6#ifndef __LX2_COMMON_H
7#define __LX2_COMMON_H
8
9#include <asm/arch/stream_id_lsch3.h>
10#include <asm/arch/config.h>
11#include <asm/arch/soc.h>
12
Priyanka Jainfd45ca02018-11-28 13:04:27 +000013#define CONFIG_SYS_FLASH_BASE 0x20000000
14
Priyanka Jainfd45ca02018-11-28 13:04:27 +000015/* DDR */
Priyanka Jainfd45ca02018-11-28 13:04:27 +000016#define CONFIG_VERY_BIG_RAM
17#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
18#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
19#define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
Priyanka Jainfd45ca02018-11-28 13:04:27 +000020#define CONFIG_SYS_SDRAM_SIZE 0x200000000UL
Priyanka Jainfd45ca02018-11-28 13:04:27 +000021#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
22#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
23#define SPD_EEPROM_ADDRESS1 0x51
24#define SPD_EEPROM_ADDRESS2 0x52
25#define SPD_EEPROM_ADDRESS3 0x53
26#define SPD_EEPROM_ADDRESS4 0x54
27#define SPD_EEPROM_ADDRESS5 0x55
28#define SPD_EEPROM_ADDRESS6 0x56
29#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
Priyanka Jainfd45ca02018-11-28 13:04:27 +000030#define CONFIG_SYS_MONITOR_LEN (936 * 1024)
31
32/* Miscellaneous configurable options */
Priyanka Jainfd45ca02018-11-28 13:04:27 +000033
34/* SMP Definitinos */
Michael Wallef056e0f2020-06-01 21:53:26 +020035#define CPU_RELEASE_ADDR secondary_boot_addr
Priyanka Jainfd45ca02018-11-28 13:04:27 +000036
37/* Generic Timer Definitions */
38/*
39 * This is not an accurate number. It is used in start.S. The frequency
40 * will be udpated later when get_bus_freq(0) is available.
41 */
42
Priyanka Jainfd45ca02018-11-28 13:04:27 +000043
Priyanka Jainfd45ca02018-11-28 13:04:27 +000044/* Serial Port */
Priyanka Jainfd45ca02018-11-28 13:04:27 +000045#define CONFIG_PL011_CLOCK (get_bus_freq(0) / 4)
46#define CONFIG_SYS_SERIAL0 0x21c0000
47#define CONFIG_SYS_SERIAL1 0x21d0000
48#define CONFIG_SYS_SERIAL2 0x21e0000
49#define CONFIG_SYS_SERIAL3 0x21f0000
50/*below might needs to be removed*/
51#define CONFIG_PL01x_PORTS {(void *)CONFIG_SYS_SERIAL0, \
52 (void *)CONFIG_SYS_SERIAL1, \
53 (void *)CONFIG_SYS_SERIAL2, \
54 (void *)CONFIG_SYS_SERIAL3 }
Priyanka Jainfd45ca02018-11-28 13:04:27 +000055
56/* MC firmware */
57#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
58#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
59#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
60#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
61#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
62
Priyanka Jainfd45ca02018-11-28 13:04:27 +000063/*
64 * Carve out a DDR region which will not be used by u-boot/Linux
65 *
66 * It will be used by MC and Debug Server. The MC region must be
67 * 512MB aligned, so the min size to hide is 512MB.
68 */
69#ifdef CONFIG_FSL_MC_ENET
Meenakshi Aggarwal67f195c2019-02-27 14:41:02 +053070#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
Priyanka Jainfd45ca02018-11-28 13:04:27 +000071#endif
72
73/* I2C bus multiplexer */
74#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
75#define I2C_MUX_CH_DEFAULT 0x8
76
77/* RTC */
78#define RTC
79#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
80
81/* EEPROM */
Priyanka Jainfd45ca02018-11-28 13:04:27 +000082#define CONFIG_SYS_I2C_EEPROM_NXID
83#define CONFIG_SYS_EEPROM_BUS_NUM 0
Priyanka Jainfd45ca02018-11-28 13:04:27 +000084
85/* Qixis */
Priyanka Jainfd45ca02018-11-28 13:04:27 +000086#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
87
Priyanka Jainfd45ca02018-11-28 13:04:27 +000088/* USB */
Priyanka Jainfd45ca02018-11-28 13:04:27 +000089
Tom Rini8c70baa2021-12-14 13:36:40 -050090#define COUNTER_FREQUENCY_REAL (get_board_sys_clk() / 4)
Priyanka Jainfd45ca02018-11-28 13:04:27 +000091
92#define CONFIG_HWCONFIG
93#define HWCONFIG_BUFFER_SIZE 128
94
Priyanka Jainfd45ca02018-11-28 13:04:27 +000095/* Initial environment variables */
Kuldeep Singh3e78c332020-03-12 15:13:00 +053096#define XSPI_MC_INIT_CMD \
97 "sf probe 0:0 && " \
98 "sf read 0x80640000 0x640000 0x80000 && " \
Priyanka Jain5fde1642021-08-18 12:37:03 +053099 "sf read $fdt_addr_r 0xf00000 0x100000 && " \
Kuldeep Singh3e78c332020-03-12 15:13:00 +0530100 "env exists secureboot && " \
101 "esbc_validate 0x80640000 && " \
102 "esbc_validate 0x80680000; " \
103 "sf read 0x80a00000 0xa00000 0x300000 && " \
104 "sf read 0x80e00000 0xe00000 0x100000; " \
105 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000106
107#define SD_MC_INIT_CMD \
Pankaj Bansal1972a532019-07-17 10:33:54 +0000108 "mmc read 0x80a00000 0x5000 0x1200;" \
109 "mmc read 0x80e00000 0x7000 0x800;" \
Priyanka Jain5fde1642021-08-18 12:37:03 +0530110 "mmc read $fdt_addr_r 0x7800 0x800;" \
Udit Agarwalf34581e2018-12-14 04:43:32 +0000111 "env exists secureboot && " \
Priyanka Singhe29ef972020-01-22 10:31:22 +0000112 "mmc read 0x80640000 0x3200 0x20 && " \
113 "mmc read 0x80680000 0x3400 0x20 && " \
114 "esbc_validate 0x80640000 && " \
115 "esbc_validate 0x80680000 ;" \
Pankaj Bansal1972a532019-07-17 10:33:54 +0000116 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000117
Meenakshi Aggarwale181a3d2020-04-27 19:56:40 +0530118#define SD2_MC_INIT_CMD \
119 "mmc dev 1; mmc read 0x80a00000 0x5000 0x1200;" \
120 "mmc read 0x80e00000 0x7000 0x800;" \
Priyanka Jain5fde1642021-08-18 12:37:03 +0530121 "mmc read $fdt_addr_r 0x7800 0x800;" \
Meenakshi Aggarwale181a3d2020-04-27 19:56:40 +0530122 "env exists secureboot && " \
123 "mmc read 0x80640000 0x3200 0x20 && " \
124 "mmc read 0x80680000 0x3400 0x20 && " \
125 "esbc_validate 0x80640000 && " \
126 "esbc_validate 0x80680000 ;" \
127 "fsl_mc start mc 0x80a00000 0x80e00000\0"
128
Priyanka Jain16744062019-01-24 05:22:18 +0000129#define EXTRA_ENV_SETTINGS \
130 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
131 "ramdisk_addr=0x800000\0" \
132 "ramdisk_size=0x2000000\0" \
133 "fdt_high=0xa0000000\0" \
134 "initrd_high=0xffffffffffffffff\0" \
Priyanka Jain16744062019-01-24 05:22:18 +0000135 "kernel_start=0x1000000\0" \
Priyanka Singhe29ef972020-01-22 10:31:22 +0000136 "kernelheader_start=0x600000\0" \
Priyanka Jain16744062019-01-24 05:22:18 +0000137 "scriptaddr=0x80000000\0" \
138 "scripthdraddr=0x80080000\0" \
139 "fdtheader_addr_r=0x80100000\0" \
140 "kernelheader_addr_r=0x80200000\0" \
141 "kernel_addr_r=0x81000000\0" \
142 "kernelheader_size=0x40000\0" \
143 "fdt_addr_r=0x90000000\0" \
144 "load_addr=0xa0000000\0" \
145 "kernel_size=0x2800000\0" \
146 "kernel_addr_sd=0x8000\0" \
Priyanka Singhe29ef972020-01-22 10:31:22 +0000147 "kernelhdr_addr_sd=0x3000\0" \
Manish Tomarebef67f2020-11-05 14:08:56 +0530148 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000149 "kernelhdr_size_sd=0x20\0" \
Priyanka Jain16744062019-01-24 05:22:18 +0000150 "console=ttyAMA0,38400n8\0" \
151 BOOTENV \
152 "mcmemsize=0x70000000\0" \
153 XSPI_MC_INIT_CMD \
Priyanka Jain16744062019-01-24 05:22:18 +0000154 "scan_dev_for_boot_part=" \
155 "part list ${devtype} ${devnum} devplist; " \
156 "env exists devplist || setenv devplist 1; " \
157 "for distro_bootpart in ${devplist}; do " \
158 "if fstype ${devtype} " \
159 "${devnum}:${distro_bootpart} " \
160 "bootfstype; then " \
161 "run scan_dev_for_boot; " \
162 "fi; " \
163 "done\0" \
Priyanka Jain16744062019-01-24 05:22:18 +0000164 "boot_a_script=" \
165 "load ${devtype} ${devnum}:${distro_bootpart} " \
166 "${scriptaddr} ${prefix}${script}; " \
167 "env exists secureboot && load ${devtype} " \
168 "${devnum}:${distro_bootpart} " \
169 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
170 "&& esbc_validate ${scripthdraddr};" \
171 "source ${scriptaddr}\0"
172
173#define XSPI_NOR_BOOTCOMMAND \
Kuldeep Singh3e78c332020-03-12 15:13:00 +0530174 "sf probe 0:0; " \
175 "sf read 0x806c0000 0x6c0000 0x40000; " \
176 "env exists mcinitcmd && env exists secureboot" \
177 " && esbc_validate 0x806c0000; " \
178 "sf read 0x80d00000 0xd00000 0x100000; " \
Priyanka Jain16744062019-01-24 05:22:18 +0000179 "env exists mcinitcmd && " \
Kuldeep Singh3e78c332020-03-12 15:13:00 +0530180 "fsl_mc lazyapply dpl 0x80d00000; " \
Priyanka Jain16744062019-01-24 05:22:18 +0000181 "run distro_bootcmd;run xspi_bootcmd; " \
182 "env exists secureboot && esbc_halt;"
183
184#define SD_BOOTCOMMAND \
185 "env exists mcinitcmd && mmcinfo; " \
Pankaj Bansal1972a532019-07-17 10:33:54 +0000186 "mmc read 0x80d00000 0x6800 0x800; " \
Priyanka Jain16744062019-01-24 05:22:18 +0000187 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhe29ef972020-01-22 10:31:22 +0000188 " && mmc read 0x806C0000 0x3600 0x20 " \
189 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankaj Bansal1972a532019-07-17 10:33:54 +0000190 "&& fsl_mc lazyapply dpl 0x80d00000;" \
Priyanka Jain16744062019-01-24 05:22:18 +0000191 "run distro_bootcmd;run sd_bootcmd;" \
192 "env exists secureboot && esbc_halt;"
193
Meenakshi Aggarwalbebebab2020-02-19 23:30:45 +0530194#define SD2_BOOTCOMMAND \
Meenakshi Aggarwale181a3d2020-04-27 19:56:40 +0530195 "mmc dev 1; env exists mcinitcmd && mmcinfo; " \
Meenakshi Aggarwalbebebab2020-02-19 23:30:45 +0530196 "mmc read 0x80d00000 0x6800 0x800; " \
197 "env exists mcinitcmd && env exists secureboot " \
Meenakshi Aggarwale181a3d2020-04-27 19:56:40 +0530198 " && mmc read 0x806C0000 0x3600 0x20 " \
199 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Meenakshi Aggarwalbebebab2020-02-19 23:30:45 +0530200 "&& fsl_mc lazyapply dpl 0x80d00000;" \
201 "run distro_bootcmd;run sd2_bootcmd;" \
202 "env exists secureboot && esbc_halt;"
203
Daniel Klauerd7daa552022-02-09 15:53:41 +0100204#ifdef CONFIG_CMD_USB
205#define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0)
206#else
207#define BOOT_TARGET_DEVICES_USB(func)
208#endif
209
210#ifdef CONFIG_MMC
211#define BOOT_TARGET_DEVICES_MMC(func, instance) func(MMC, mmc, instance)
212#else
213#define BOOT_TARGET_DEVICES_MMC(func)
214#endif
215
216#ifdef CONFIG_SCSI
217#define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0)
218#else
219#define BOOT_TARGET_DEVICES_SCSI(func)
220#endif
221
222#ifdef CONFIG_CMD_DHCP
223#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
224#else
225#define BOOT_TARGET_DEVICES_DHCP(func)
226#endif
227
Priyanka Jain16744062019-01-24 05:22:18 +0000228#define BOOT_TARGET_DEVICES(func) \
Daniel Klauerd7daa552022-02-09 15:53:41 +0100229 BOOT_TARGET_DEVICES_USB(func) \
230 BOOT_TARGET_DEVICES_MMC(func, 0) \
231 BOOT_TARGET_DEVICES_MMC(func, 1) \
232 BOOT_TARGET_DEVICES_SCSI(func) \
233 BOOT_TARGET_DEVICES_DHCP(func)
Priyanka Jain16744062019-01-24 05:22:18 +0000234#include <config_distro_bootcmd.h>
235
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000236#endif /* __LX2_COMMON_H */