Albert Aribaud | ac2ba9e | 2010-06-17 19:36:07 +0530 | [diff] [blame] | 1 | /* |
Albert ARIBAUD | 340983d | 2011-04-22 19:41:02 +0200 | [diff] [blame] | 2 | * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net> |
Albert Aribaud | ac2ba9e | 2010-06-17 19:36:07 +0530 | [diff] [blame] | 3 | * |
| 4 | * Based on original Kirkwood 88F6182 support which is |
| 5 | * (C) Copyright 2009 |
| 6 | * Marvell Semiconductor <www.marvell.com> |
| 7 | * Written-by: Prafulla Wadaskar <prafulla@marvell.com> |
| 8 | * |
| 9 | * Header file for Feroceon CPU core 88F5182 SOC. |
| 10 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame^] | 11 | * SPDX-License-Identifier: GPL-2.0+ |
Albert Aribaud | ac2ba9e | 2010-06-17 19:36:07 +0530 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #ifndef _CONFIG_88F5182_H |
| 15 | #define _CONFIG_88F5182_H |
| 16 | |
| 17 | /* SOC specific definitions */ |
| 18 | #define F88F5182_REGS_PHYS_BASE 0xf1000000 |
| 19 | #define ORION5X_REGS_PHY_BASE F88F5182_REGS_PHYS_BASE |
| 20 | |
| 21 | /* TCLK Core Clock defination */ |
| 22 | #define CONFIG_SYS_TCLK 166000000 /* 166MHz */ |
| 23 | |
| 24 | #endif /* _CONFIG_88F5182_H */ |