blob: 9bf040cb40871fdc3e730549dd5396f9c192d8e0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellb4e9f2f2014-05-05 14:42:31 +01002/*
3 * (C) Copyright 2007-2011
4 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
5 * Aaron <leafy.myeh@allwinnertech.com>
6 *
7 * MMC driver for allwinner sunxi platform.
Ian Campbellb4e9f2f2014-05-05 14:42:31 +01008 */
9
10#include <common.h>
Simon Glass7484ae72017-07-04 13:31:27 -060011#include <dm.h>
Hans de Goedeb1e107a2015-04-22 17:03:17 +020012#include <errno.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010013#include <malloc.h>
14#include <mmc.h>
15#include <asm/io.h>
16#include <asm/arch/clock.h>
17#include <asm/arch/cpu.h>
Hans de Goede7412ef82014-10-02 20:29:26 +020018#include <asm/arch/gpio.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010019#include <asm/arch/mmc.h>
Hans de Goede7412ef82014-10-02 20:29:26 +020020#include <asm-generic/gpio.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010021
Simon Glass7484ae72017-07-04 13:31:27 -060022struct sunxi_mmc_plat {
23 struct mmc_config cfg;
24 struct mmc mmc;
25};
26
Simon Glass3f19fbf2017-07-04 13:31:23 -060027struct sunxi_mmc_priv {
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010028 unsigned mmc_no;
29 uint32_t *mclkreg;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010030 unsigned fatal_err;
Simon Glass7484ae72017-07-04 13:31:27 -060031 struct gpio_desc cd_gpio; /* Change Detect GPIO */
Heinrich Schuchardt8dc0a992018-02-01 23:39:19 +010032 int cd_inverted; /* Inverted Card Detect */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010033 struct sunxi_mmc *reg;
34 struct mmc_config cfg;
35};
36
Simon Glass7484ae72017-07-04 13:31:27 -060037#if !CONFIG_IS_ENABLED(DM_MMC)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010038/* support 4 mmc hosts */
Simon Glass3f19fbf2017-07-04 13:31:23 -060039struct sunxi_mmc_priv mmc_host[4];
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010040
Hans de Goede3d1095f2014-10-31 16:55:02 +010041static int sunxi_mmc_getcd_gpio(int sdc_no)
42{
43 switch (sdc_no) {
44 case 0: return sunxi_name_to_gpio(CONFIG_MMC0_CD_PIN);
45 case 1: return sunxi_name_to_gpio(CONFIG_MMC1_CD_PIN);
46 case 2: return sunxi_name_to_gpio(CONFIG_MMC2_CD_PIN);
47 case 3: return sunxi_name_to_gpio(CONFIG_MMC3_CD_PIN);
48 }
Hans de Goedeb1e107a2015-04-22 17:03:17 +020049 return -EINVAL;
Hans de Goede3d1095f2014-10-31 16:55:02 +010050}
51
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010052static int mmc_resource_init(int sdc_no)
53{
Simon Glass8e659a22017-07-04 13:31:24 -060054 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010055 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede3d1095f2014-10-31 16:55:02 +010056 int cd_pin, ret = 0;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010057
58 debug("init mmc %d resource\n", sdc_no);
59
60 switch (sdc_no) {
61 case 0:
Simon Glass8e659a22017-07-04 13:31:24 -060062 priv->reg = (struct sunxi_mmc *)SUNXI_MMC0_BASE;
63 priv->mclkreg = &ccm->sd0_clk_cfg;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010064 break;
65 case 1:
Simon Glass8e659a22017-07-04 13:31:24 -060066 priv->reg = (struct sunxi_mmc *)SUNXI_MMC1_BASE;
67 priv->mclkreg = &ccm->sd1_clk_cfg;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010068 break;
69 case 2:
Simon Glass8e659a22017-07-04 13:31:24 -060070 priv->reg = (struct sunxi_mmc *)SUNXI_MMC2_BASE;
71 priv->mclkreg = &ccm->sd2_clk_cfg;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010072 break;
Icenowy Zhenga838a152018-07-21 16:20:29 +080073#ifdef SUNXI_MMC3_BASE
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010074 case 3:
Simon Glass8e659a22017-07-04 13:31:24 -060075 priv->reg = (struct sunxi_mmc *)SUNXI_MMC3_BASE;
76 priv->mclkreg = &ccm->sd3_clk_cfg;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010077 break;
Icenowy Zhenga838a152018-07-21 16:20:29 +080078#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010079 default:
80 printf("Wrong mmc number %d\n", sdc_no);
81 return -1;
82 }
Simon Glass8e659a22017-07-04 13:31:24 -060083 priv->mmc_no = sdc_no;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010084
Hans de Goede3d1095f2014-10-31 16:55:02 +010085 cd_pin = sunxi_mmc_getcd_gpio(sdc_no);
Hans de Goedeb1e107a2015-04-22 17:03:17 +020086 if (cd_pin >= 0) {
Hans de Goede3d1095f2014-10-31 16:55:02 +010087 ret = gpio_request(cd_pin, "mmc_cd");
Hans de Goedee6525302015-05-30 16:39:10 +020088 if (!ret) {
89 sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
Axel Lin06da3462014-12-20 11:41:25 +080090 ret = gpio_direction_input(cd_pin);
Hans de Goedee6525302015-05-30 16:39:10 +020091 }
Axel Lin06da3462014-12-20 11:41:25 +080092 }
Hans de Goede3d1095f2014-10-31 16:55:02 +010093
94 return ret;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010095}
Simon Glass7484ae72017-07-04 13:31:27 -060096#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010097
Simon Glass8e659a22017-07-04 13:31:24 -060098static int mmc_set_mod_clk(struct sunxi_mmc_priv *priv, unsigned int hz)
Hans de Goede06bfab02014-12-07 20:55:10 +010099{
100 unsigned int pll, pll_hz, div, n, oclk_dly, sclk_dly;
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800101 bool new_mode = true;
Vasily Khoruzhick57789d62018-11-05 20:24:28 -0800102 bool calibrate = false;
Maxime Ripard95e34702017-08-23 12:03:41 +0200103 u32 val = 0;
104
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800105 if (!IS_ENABLED(CONFIG_MMC_SUNXI_HAS_NEW_MODE))
106 new_mode = false;
107
108 /* A83T support new mode only on eMMC */
109 if (IS_ENABLED(CONFIG_MACH_SUN8I_A83T) && priv->mmc_no != 2)
110 new_mode = false;
Maxime Ripard95e34702017-08-23 12:03:41 +0200111
Vasily Khoruzhick57789d62018-11-05 20:24:28 -0800112#if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN50I_H6)
113 calibrate = true;
114#endif
115
Hans de Goede06bfab02014-12-07 20:55:10 +0100116 if (hz <= 24000000) {
117 pll = CCM_MMC_CTRL_OSCM24;
118 pll_hz = 24000000;
119 } else {
Hans de Goedef1865db2015-01-14 19:05:03 +0100120#ifdef CONFIG_MACH_SUN9I
121 pll = CCM_MMC_CTRL_PLL_PERIPH0;
122 pll_hz = clock_get_pll4_periph0();
Icenowy Zhenga838a152018-07-21 16:20:29 +0800123#elif defined(CONFIG_MACH_SUN50I_H6)
124 pll = CCM_MMC_CTRL_PLL6X2;
125 pll_hz = clock_get_pll6() * 2;
Hans de Goedef1865db2015-01-14 19:05:03 +0100126#else
Hans de Goede06bfab02014-12-07 20:55:10 +0100127 pll = CCM_MMC_CTRL_PLL6;
128 pll_hz = clock_get_pll6();
Hans de Goedef1865db2015-01-14 19:05:03 +0100129#endif
Hans de Goede06bfab02014-12-07 20:55:10 +0100130 }
131
132 div = pll_hz / hz;
133 if (pll_hz % hz)
134 div++;
135
136 n = 0;
137 while (div > 16) {
138 n++;
139 div = (div + 1) / 2;
140 }
141
142 if (n > 3) {
Simon Glass8e659a22017-07-04 13:31:24 -0600143 printf("mmc %u error cannot set clock to %u\n", priv->mmc_no,
144 hz);
Hans de Goede06bfab02014-12-07 20:55:10 +0100145 return -1;
146 }
147
148 /* determine delays */
149 if (hz <= 400000) {
150 oclk_dly = 0;
Hans de Goede5192ba22015-09-23 16:13:10 +0200151 sclk_dly = 0;
Hans de Goede06bfab02014-12-07 20:55:10 +0100152 } else if (hz <= 25000000) {
153 oclk_dly = 0;
154 sclk_dly = 5;
Hans de Goede5192ba22015-09-23 16:13:10 +0200155#ifdef CONFIG_MACH_SUN9I
Stefan Mavrodiev180194b2018-03-27 16:57:23 +0300156 } else if (hz <= 52000000) {
Hans de Goede5192ba22015-09-23 16:13:10 +0200157 oclk_dly = 5;
158 sclk_dly = 4;
Hans de Goede06bfab02014-12-07 20:55:10 +0100159 } else {
Stefan Mavrodiev180194b2018-03-27 16:57:23 +0300160 /* hz > 52000000 */
Hans de Goede06bfab02014-12-07 20:55:10 +0100161 oclk_dly = 2;
162 sclk_dly = 4;
Hans de Goede5192ba22015-09-23 16:13:10 +0200163#else
Stefan Mavrodiev180194b2018-03-27 16:57:23 +0300164 } else if (hz <= 52000000) {
Hans de Goede5192ba22015-09-23 16:13:10 +0200165 oclk_dly = 3;
166 sclk_dly = 4;
167 } else {
Stefan Mavrodiev180194b2018-03-27 16:57:23 +0300168 /* hz > 52000000 */
Hans de Goede5192ba22015-09-23 16:13:10 +0200169 oclk_dly = 1;
170 sclk_dly = 4;
171#endif
Maxime Ripard95e34702017-08-23 12:03:41 +0200172 }
173
174 if (new_mode) {
175#ifdef CONFIG_MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800176#ifdef CONFIG_MMC_SUNXI_HAS_MODE_SWITCH
Maxime Ripard95e34702017-08-23 12:03:41 +0200177 val = CCM_MMC_CTRL_MODE_SEL_NEW;
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800178#endif
Chen-Yu Tsaie76f0062017-08-31 21:57:48 +0800179 setbits_le32(&priv->reg->ntsr, SUNXI_MMC_NTSR_MODE_SEL_NEW);
Maxime Ripard95e34702017-08-23 12:03:41 +0200180#endif
Vasily Khoruzhick57789d62018-11-05 20:24:28 -0800181 } else if (!calibrate) {
182 /*
183 * Use hardcoded delay values if controller doesn't support
184 * calibration
185 */
Maxime Ripard95e34702017-08-23 12:03:41 +0200186 val = CCM_MMC_CTRL_OCLK_DLY(oclk_dly) |
187 CCM_MMC_CTRL_SCLK_DLY(sclk_dly);
Hans de Goede06bfab02014-12-07 20:55:10 +0100188 }
189
Maxime Ripard95e34702017-08-23 12:03:41 +0200190 writel(CCM_MMC_CTRL_ENABLE| pll | CCM_MMC_CTRL_N(n) |
191 CCM_MMC_CTRL_M(div) | val, priv->mclkreg);
Hans de Goede06bfab02014-12-07 20:55:10 +0100192
193 debug("mmc %u set mod-clk req %u parent %u n %u m %u rate %u\n",
Simon Glass8e659a22017-07-04 13:31:24 -0600194 priv->mmc_no, hz, pll_hz, 1u << n, div, pll_hz / (1u << n) / div);
Hans de Goede06bfab02014-12-07 20:55:10 +0100195
196 return 0;
197}
198
Simon Glass87ff0f72017-07-04 13:31:25 -0600199static int mmc_update_clk(struct sunxi_mmc_priv *priv)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100200{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100201 unsigned int cmd;
202 unsigned timeout_msecs = 2000;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100203 unsigned long start = get_timer(0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100204
205 cmd = SUNXI_MMC_CMD_START |
206 SUNXI_MMC_CMD_UPCLK_ONLY |
207 SUNXI_MMC_CMD_WAIT_PRE_OVER;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100208
Simon Glass8e659a22017-07-04 13:31:24 -0600209 writel(cmd, &priv->reg->cmd);
210 while (readl(&priv->reg->cmd) & SUNXI_MMC_CMD_START) {
Philipp Tomsich1721b002018-03-21 12:18:58 +0100211 if (get_timer(start) > timeout_msecs)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100212 return -1;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100213 }
214
215 /* clock update sets various irq status bits, clear these */
Simon Glass8e659a22017-07-04 13:31:24 -0600216 writel(readl(&priv->reg->rint), &priv->reg->rint);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100217
218 return 0;
219}
220
Simon Glass87ff0f72017-07-04 13:31:25 -0600221static int mmc_config_clock(struct sunxi_mmc_priv *priv, struct mmc *mmc)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100222{
Simon Glass8e659a22017-07-04 13:31:24 -0600223 unsigned rval = readl(&priv->reg->clkcr);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100224
225 /* Disable Clock */
226 rval &= ~SUNXI_MMC_CLK_ENABLE;
Simon Glass8e659a22017-07-04 13:31:24 -0600227 writel(rval, &priv->reg->clkcr);
Simon Glass87ff0f72017-07-04 13:31:25 -0600228 if (mmc_update_clk(priv))
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100229 return -1;
230
Hans de Goede06bfab02014-12-07 20:55:10 +0100231 /* Set mod_clk to new rate */
Simon Glass8e659a22017-07-04 13:31:24 -0600232 if (mmc_set_mod_clk(priv, mmc->clock))
Hans de Goede06bfab02014-12-07 20:55:10 +0100233 return -1;
234
235 /* Clear internal divider */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100236 rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK;
Simon Glass8e659a22017-07-04 13:31:24 -0600237 writel(rval, &priv->reg->clkcr);
Hans de Goede06bfab02014-12-07 20:55:10 +0100238
Vasily Khoruzhick57789d62018-11-05 20:24:28 -0800239#if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN50I_H6)
240 /* A64 supports calibration of delays on MMC controller and we
241 * have to set delay of zero before starting calibration.
242 * Allwinner BSP driver sets a delay only in the case of
243 * using HS400 which is not supported by mainline U-Boot or
244 * Linux at the moment
245 */
246 writel(SUNXI_MMC_CAL_DL_SW_EN, &priv->reg->samp_dl);
247#endif
248
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100249 /* Re-enable Clock */
250 rval |= SUNXI_MMC_CLK_ENABLE;
Simon Glass8e659a22017-07-04 13:31:24 -0600251 writel(rval, &priv->reg->clkcr);
Simon Glass87ff0f72017-07-04 13:31:25 -0600252 if (mmc_update_clk(priv))
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100253 return -1;
254
255 return 0;
256}
257
Simon Glass87ff0f72017-07-04 13:31:25 -0600258static int sunxi_mmc_set_ios_common(struct sunxi_mmc_priv *priv,
259 struct mmc *mmc)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100260{
Hans de Goede06bfab02014-12-07 20:55:10 +0100261 debug("set ios: bus_width: %x, clock: %d\n",
262 mmc->bus_width, mmc->clock);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100263
264 /* Change clock first */
Simon Glass87ff0f72017-07-04 13:31:25 -0600265 if (mmc->clock && mmc_config_clock(priv, mmc) != 0) {
Simon Glass8e659a22017-07-04 13:31:24 -0600266 priv->fatal_err = 1;
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900267 return -EINVAL;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100268 }
269
270 /* Change bus width */
271 if (mmc->bus_width == 8)
Simon Glass8e659a22017-07-04 13:31:24 -0600272 writel(0x2, &priv->reg->width);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100273 else if (mmc->bus_width == 4)
Simon Glass8e659a22017-07-04 13:31:24 -0600274 writel(0x1, &priv->reg->width);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100275 else
Simon Glass8e659a22017-07-04 13:31:24 -0600276 writel(0x0, &priv->reg->width);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900277
278 return 0;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100279}
280
Simon Glass7484ae72017-07-04 13:31:27 -0600281#if !CONFIG_IS_ENABLED(DM_MMC)
Siarhei Siamashka253d77d2015-02-01 00:42:14 +0200282static int sunxi_mmc_core_init(struct mmc *mmc)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100283{
Simon Glass8e659a22017-07-04 13:31:24 -0600284 struct sunxi_mmc_priv *priv = mmc->priv;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100285
286 /* Reset controller */
Simon Glass8e659a22017-07-04 13:31:24 -0600287 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
Hans de Goede411dc872014-06-09 11:36:55 +0200288 udelay(1000);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100289
290 return 0;
291}
Simon Glass7484ae72017-07-04 13:31:27 -0600292#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100293
Simon Glass87ff0f72017-07-04 13:31:25 -0600294static int mmc_trans_data_by_cpu(struct sunxi_mmc_priv *priv, struct mmc *mmc,
295 struct mmc_data *data)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100296{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100297 const int reading = !!(data->flags & MMC_DATA_READ);
298 const uint32_t status_bit = reading ? SUNXI_MMC_STATUS_FIFO_EMPTY :
299 SUNXI_MMC_STATUS_FIFO_FULL;
300 unsigned i;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100301 unsigned *buff = (unsigned int *)(reading ? data->dest : data->src);
Yousong Zhoub0170092015-08-29 21:26:11 +0800302 unsigned byte_cnt = data->blocksize * data->blocks;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100303 unsigned timeout_msecs = byte_cnt >> 8;
304 unsigned long start;
305
306 if (timeout_msecs < 2000)
307 timeout_msecs = 2000;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100308
Hans de Goede411dc872014-06-09 11:36:55 +0200309 /* Always read / write data through the CPU */
Simon Glass8e659a22017-07-04 13:31:24 -0600310 setbits_le32(&priv->reg->gctrl, SUNXI_MMC_GCTRL_ACCESS_BY_AHB);
Hans de Goede411dc872014-06-09 11:36:55 +0200311
Philipp Tomsich1721b002018-03-21 12:18:58 +0100312 start = get_timer(0);
313
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100314 for (i = 0; i < (byte_cnt >> 2); i++) {
Simon Glass8e659a22017-07-04 13:31:24 -0600315 while (readl(&priv->reg->status) & status_bit) {
Philipp Tomsich1721b002018-03-21 12:18:58 +0100316 if (get_timer(start) > timeout_msecs)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100317 return -1;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100318 }
319
320 if (reading)
Simon Glass8e659a22017-07-04 13:31:24 -0600321 buff[i] = readl(&priv->reg->fifo);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100322 else
Simon Glass8e659a22017-07-04 13:31:24 -0600323 writel(buff[i], &priv->reg->fifo);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100324 }
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100325
326 return 0;
327}
328
Simon Glass87ff0f72017-07-04 13:31:25 -0600329static int mmc_rint_wait(struct sunxi_mmc_priv *priv, struct mmc *mmc,
330 uint timeout_msecs, uint done_bit, const char *what)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100331{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100332 unsigned int status;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100333 unsigned long start = get_timer(0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100334
335 do {
Simon Glass8e659a22017-07-04 13:31:24 -0600336 status = readl(&priv->reg->rint);
Philipp Tomsich1721b002018-03-21 12:18:58 +0100337 if ((get_timer(start) > timeout_msecs) ||
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100338 (status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT)) {
339 debug("%s timeout %x\n", what,
340 status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900341 return -ETIMEDOUT;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100342 }
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100343 } while (!(status & done_bit));
344
345 return 0;
346}
347
Simon Glass87ff0f72017-07-04 13:31:25 -0600348static int sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv *priv,
349 struct mmc *mmc, struct mmc_cmd *cmd,
350 struct mmc_data *data)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100351{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100352 unsigned int cmdval = SUNXI_MMC_CMD_START;
353 unsigned int timeout_msecs;
354 int error = 0;
355 unsigned int status = 0;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100356 unsigned int bytecnt = 0;
357
Simon Glass8e659a22017-07-04 13:31:24 -0600358 if (priv->fatal_err)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100359 return -1;
360 if (cmd->resp_type & MMC_RSP_BUSY)
361 debug("mmc cmd %d check rsp busy\n", cmd->cmdidx);
362 if (cmd->cmdidx == 12)
363 return 0;
364
365 if (!cmd->cmdidx)
366 cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
367 if (cmd->resp_type & MMC_RSP_PRESENT)
368 cmdval |= SUNXI_MMC_CMD_RESP_EXPIRE;
369 if (cmd->resp_type & MMC_RSP_136)
370 cmdval |= SUNXI_MMC_CMD_LONG_RESPONSE;
371 if (cmd->resp_type & MMC_RSP_CRC)
372 cmdval |= SUNXI_MMC_CMD_CHK_RESPONSE_CRC;
373
374 if (data) {
Alexander Grafee1d8252016-03-29 17:29:09 +0200375 if ((u32)(long)data->dest & 0x3) {
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100376 error = -1;
377 goto out;
378 }
379
380 cmdval |= SUNXI_MMC_CMD_DATA_EXPIRE|SUNXI_MMC_CMD_WAIT_PRE_OVER;
381 if (data->flags & MMC_DATA_WRITE)
382 cmdval |= SUNXI_MMC_CMD_WRITE;
383 if (data->blocks > 1)
384 cmdval |= SUNXI_MMC_CMD_AUTO_STOP;
Simon Glass8e659a22017-07-04 13:31:24 -0600385 writel(data->blocksize, &priv->reg->blksz);
386 writel(data->blocks * data->blocksize, &priv->reg->bytecnt);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100387 }
388
Simon Glass8e659a22017-07-04 13:31:24 -0600389 debug("mmc %d, cmd %d(0x%08x), arg 0x%08x\n", priv->mmc_no,
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100390 cmd->cmdidx, cmdval | cmd->cmdidx, cmd->cmdarg);
Simon Glass8e659a22017-07-04 13:31:24 -0600391 writel(cmd->cmdarg, &priv->reg->arg);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100392
393 if (!data)
Simon Glass8e659a22017-07-04 13:31:24 -0600394 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100395
396 /*
397 * transfer data and check status
398 * STATREG[2] : FIFO empty
399 * STATREG[3] : FIFO full
400 */
401 if (data) {
402 int ret = 0;
403
404 bytecnt = data->blocksize * data->blocks;
405 debug("trans data %d bytes\n", bytecnt);
Simon Glass8e659a22017-07-04 13:31:24 -0600406 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Simon Glass87ff0f72017-07-04 13:31:25 -0600407 ret = mmc_trans_data_by_cpu(priv, mmc, data);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100408 if (ret) {
Simon Glass8e659a22017-07-04 13:31:24 -0600409 error = readl(&priv->reg->rint) &
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100410 SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT;
Jaehoon Chung7825d202016-07-19 16:33:36 +0900411 error = -ETIMEDOUT;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100412 goto out;
413 }
414 }
415
Simon Glass87ff0f72017-07-04 13:31:25 -0600416 error = mmc_rint_wait(priv, mmc, 1000, SUNXI_MMC_RINT_COMMAND_DONE,
417 "cmd");
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100418 if (error)
419 goto out;
420
421 if (data) {
Hans de Goede411dc872014-06-09 11:36:55 +0200422 timeout_msecs = 120;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100423 debug("cacl timeout %x msec\n", timeout_msecs);
Simon Glass87ff0f72017-07-04 13:31:25 -0600424 error = mmc_rint_wait(priv, mmc, timeout_msecs,
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100425 data->blocks > 1 ?
426 SUNXI_MMC_RINT_AUTO_COMMAND_DONE :
427 SUNXI_MMC_RINT_DATA_OVER,
428 "data");
429 if (error)
430 goto out;
431 }
432
433 if (cmd->resp_type & MMC_RSP_BUSY) {
Philipp Tomsich1721b002018-03-21 12:18:58 +0100434 unsigned long start = get_timer(0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100435 timeout_msecs = 2000;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100436
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100437 do {
Simon Glass8e659a22017-07-04 13:31:24 -0600438 status = readl(&priv->reg->status);
Philipp Tomsich1721b002018-03-21 12:18:58 +0100439 if (get_timer(start) > timeout_msecs) {
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100440 debug("busy timeout\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900441 error = -ETIMEDOUT;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100442 goto out;
443 }
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100444 } while (status & SUNXI_MMC_STATUS_CARD_DATA_BUSY);
445 }
446
447 if (cmd->resp_type & MMC_RSP_136) {
Simon Glass8e659a22017-07-04 13:31:24 -0600448 cmd->response[0] = readl(&priv->reg->resp3);
449 cmd->response[1] = readl(&priv->reg->resp2);
450 cmd->response[2] = readl(&priv->reg->resp1);
451 cmd->response[3] = readl(&priv->reg->resp0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100452 debug("mmc resp 0x%08x 0x%08x 0x%08x 0x%08x\n",
453 cmd->response[3], cmd->response[2],
454 cmd->response[1], cmd->response[0]);
455 } else {
Simon Glass8e659a22017-07-04 13:31:24 -0600456 cmd->response[0] = readl(&priv->reg->resp0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100457 debug("mmc resp 0x%08x\n", cmd->response[0]);
458 }
459out:
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100460 if (error < 0) {
Simon Glass8e659a22017-07-04 13:31:24 -0600461 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
Simon Glass87ff0f72017-07-04 13:31:25 -0600462 mmc_update_clk(priv);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100463 }
Simon Glass8e659a22017-07-04 13:31:24 -0600464 writel(0xffffffff, &priv->reg->rint);
465 writel(readl(&priv->reg->gctrl) | SUNXI_MMC_GCTRL_FIFO_RESET,
466 &priv->reg->gctrl);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100467
468 return error;
469}
470
Simon Glass7484ae72017-07-04 13:31:27 -0600471#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass87ff0f72017-07-04 13:31:25 -0600472static int sunxi_mmc_set_ios_legacy(struct mmc *mmc)
473{
474 struct sunxi_mmc_priv *priv = mmc->priv;
475
476 return sunxi_mmc_set_ios_common(priv, mmc);
477}
478
479static int sunxi_mmc_send_cmd_legacy(struct mmc *mmc, struct mmc_cmd *cmd,
480 struct mmc_data *data)
481{
482 struct sunxi_mmc_priv *priv = mmc->priv;
483
484 return sunxi_mmc_send_cmd_common(priv, mmc, cmd, data);
485}
486
487static int sunxi_mmc_getcd_legacy(struct mmc *mmc)
Hans de Goede7412ef82014-10-02 20:29:26 +0200488{
Simon Glass8e659a22017-07-04 13:31:24 -0600489 struct sunxi_mmc_priv *priv = mmc->priv;
Hans de Goede3d1095f2014-10-31 16:55:02 +0100490 int cd_pin;
Hans de Goede7412ef82014-10-02 20:29:26 +0200491
Simon Glass8e659a22017-07-04 13:31:24 -0600492 cd_pin = sunxi_mmc_getcd_gpio(priv->mmc_no);
Hans de Goedeb1e107a2015-04-22 17:03:17 +0200493 if (cd_pin < 0)
Hans de Goede7412ef82014-10-02 20:29:26 +0200494 return 1;
495
Axel Lin06da3462014-12-20 11:41:25 +0800496 return !gpio_get_value(cd_pin);
Hans de Goede7412ef82014-10-02 20:29:26 +0200497}
498
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100499static const struct mmc_ops sunxi_mmc_ops = {
Simon Glass87ff0f72017-07-04 13:31:25 -0600500 .send_cmd = sunxi_mmc_send_cmd_legacy,
501 .set_ios = sunxi_mmc_set_ios_legacy,
Siarhei Siamashka253d77d2015-02-01 00:42:14 +0200502 .init = sunxi_mmc_core_init,
Simon Glass87ff0f72017-07-04 13:31:25 -0600503 .getcd = sunxi_mmc_getcd_legacy,
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100504};
505
Hans de Goede63deaa82014-10-02 21:13:54 +0200506struct mmc *sunxi_mmc_init(int sdc_no)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100507{
Simon Glass3a654152017-07-04 13:31:26 -0600508 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Simon Glass87ff0f72017-07-04 13:31:25 -0600509 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
510 struct mmc_config *cfg = &priv->cfg;
Simon Glass3a654152017-07-04 13:31:26 -0600511 int ret;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100512
Simon Glass87ff0f72017-07-04 13:31:25 -0600513 memset(priv, '\0', sizeof(struct sunxi_mmc_priv));
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100514
515 cfg->name = "SUNXI SD/MMC";
516 cfg->ops = &sunxi_mmc_ops;
517
518 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
519 cfg->host_caps = MMC_MODE_4BIT;
Icenowy Zhenga838a152018-07-21 16:20:29 +0800520#if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I_H6)
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200521 if (sdc_no == 2)
522 cfg->host_caps = MMC_MODE_8BIT;
523#endif
Rob Herring5fd3edd2015-03-23 17:56:59 -0500524 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100525 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
526
527 cfg->f_min = 400000;
528 cfg->f_max = 52000000;
529
Hans de Goede3d1095f2014-10-31 16:55:02 +0100530 if (mmc_resource_init(sdc_no) != 0)
531 return NULL;
532
Simon Glass3a654152017-07-04 13:31:26 -0600533 /* config ahb clock */
534 debug("init mmc %d clock and io\n", sdc_no);
Icenowy Zhenga838a152018-07-21 16:20:29 +0800535#if !defined(CONFIG_MACH_SUN50I_H6)
Simon Glass3a654152017-07-04 13:31:26 -0600536 setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MMC(sdc_no));
537
538#ifdef CONFIG_SUNXI_GEN_SUN6I
539 /* unassert reset */
540 setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MMC(sdc_no));
541#endif
542#if defined(CONFIG_MACH_SUN9I)
543 /* sun9i has a mmc-common module, also set the gate and reset there */
544 writel(SUNXI_MMC_COMMON_CLK_GATE | SUNXI_MMC_COMMON_RESET,
545 SUNXI_MMC_COMMON_BASE + 4 * sdc_no);
546#endif
Icenowy Zhenga838a152018-07-21 16:20:29 +0800547#else /* CONFIG_MACH_SUN50I_H6 */
548 setbits_le32(&ccm->sd_gate_reset, 1 << sdc_no);
549 /* unassert reset */
550 setbits_le32(&ccm->sd_gate_reset, 1 << (RESET_SHIFT + sdc_no));
551#endif
Simon Glass3a654152017-07-04 13:31:26 -0600552 ret = mmc_set_mod_clk(priv, 24000000);
553 if (ret)
554 return NULL;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100555
Maxime Ripard0cc228e2017-08-23 13:41:33 +0200556 return mmc_create(cfg, priv);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100557}
Simon Glass7484ae72017-07-04 13:31:27 -0600558#else
559
560static int sunxi_mmc_set_ios(struct udevice *dev)
561{
562 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
563 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
564
565 return sunxi_mmc_set_ios_common(priv, &plat->mmc);
566}
567
568static int sunxi_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
569 struct mmc_data *data)
570{
571 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
572 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
573
574 return sunxi_mmc_send_cmd_common(priv, &plat->mmc, cmd, data);
575}
576
577static int sunxi_mmc_getcd(struct udevice *dev)
578{
579 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
580
Heinrich Schuchardt8dc0a992018-02-01 23:39:19 +0100581 if (dm_gpio_is_valid(&priv->cd_gpio)) {
582 int cd_state = dm_gpio_get_value(&priv->cd_gpio);
Simon Glass7484ae72017-07-04 13:31:27 -0600583
Heinrich Schuchardt8dc0a992018-02-01 23:39:19 +0100584 return cd_state ^ priv->cd_inverted;
585 }
Simon Glass7484ae72017-07-04 13:31:27 -0600586 return 1;
587}
588
589static const struct dm_mmc_ops sunxi_mmc_ops = {
590 .send_cmd = sunxi_mmc_send_cmd,
591 .set_ios = sunxi_mmc_set_ios,
592 .get_cd = sunxi_mmc_getcd,
593};
594
595static int sunxi_mmc_probe(struct udevice *dev)
596{
597 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
598 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
599 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
600 struct mmc_config *cfg = &plat->cfg;
601 struct ofnode_phandle_args args;
602 u32 *gate_reg;
603 int bus_width, ret;
604
605 cfg->name = dev->name;
606 bus_width = dev_read_u32_default(dev, "bus-width", 1);
607
608 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
609 cfg->host_caps = 0;
610 if (bus_width == 8)
611 cfg->host_caps |= MMC_MODE_8BIT;
612 if (bus_width >= 4)
613 cfg->host_caps |= MMC_MODE_4BIT;
614 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
615 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
616
617 cfg->f_min = 400000;
618 cfg->f_max = 52000000;
619
620 priv->reg = (void *)dev_read_addr(dev);
621
622 /* We don't have a sunxi clock driver so find the clock address here */
623 ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
624 1, &args);
625 if (ret)
626 return ret;
627 priv->mclkreg = (u32 *)ofnode_get_addr(args.node);
628
629 ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
630 0, &args);
631 if (ret)
632 return ret;
633 gate_reg = (u32 *)ofnode_get_addr(args.node);
634 setbits_le32(gate_reg, 1 << args.args[0]);
635 priv->mmc_no = args.args[0] - 8;
636
637 ret = mmc_set_mod_clk(priv, 24000000);
638 if (ret)
639 return ret;
640
641 /* This GPIO is optional */
642 if (!gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
643 GPIOD_IS_IN)) {
644 int cd_pin = gpio_get_number(&priv->cd_gpio);
645
646 sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
647 }
648
Heinrich Schuchardt8dc0a992018-02-01 23:39:19 +0100649 /* Check if card detect is inverted */
650 priv->cd_inverted = dev_read_bool(dev, "cd-inverted");
651
Simon Glass7484ae72017-07-04 13:31:27 -0600652 upriv->mmc = &plat->mmc;
653
654 /* Reset controller */
655 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
656 udelay(1000);
657
658 return 0;
659}
660
661static int sunxi_mmc_bind(struct udevice *dev)
662{
663 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
664
665 return mmc_bind(dev, &plat->mmc, &plat->cfg);
666}
667
668static const struct udevice_id sunxi_mmc_ids[] = {
Adam Sampson83470152018-06-30 01:02:28 +0100669 { .compatible = "allwinner,sun4i-a10-mmc" },
Simon Glass7484ae72017-07-04 13:31:27 -0600670 { .compatible = "allwinner,sun5i-a13-mmc" },
Adam Sampson83470152018-06-30 01:02:28 +0100671 { .compatible = "allwinner,sun7i-a20-mmc" },
Simon Glass7484ae72017-07-04 13:31:27 -0600672 { }
673};
674
675U_BOOT_DRIVER(sunxi_mmc_drv) = {
676 .name = "sunxi_mmc",
677 .id = UCLASS_MMC,
678 .of_match = sunxi_mmc_ids,
679 .bind = sunxi_mmc_bind,
680 .probe = sunxi_mmc_probe,
681 .ops = &sunxi_mmc_ops,
682 .platdata_auto_alloc_size = sizeof(struct sunxi_mmc_plat),
683 .priv_auto_alloc_size = sizeof(struct sunxi_mmc_priv),
684};
685#endif