blob: 5353258e616d50afe052a0e985494fcc55d2e2fa [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
Shaohui Xie25a2b392011-03-16 10:10:32 +080015#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053016#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053019#ifdef CONFIG_NAND
20#define CONFIG_RAMBOOT_NAND
21#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053022#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053023#else
24#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090026#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000027#if defined(CONFIG_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090028#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000029#elif defined(CONFIG_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090030#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000031#elif defined(CONFIG_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090032#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
Shaohui Xie171d0d22013-03-25 07:40:11 +000033#elif defined(CONFIG_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090034#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000035#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080036#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053037#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080038
Liu Gangb4611ee2012-08-09 05:10:03 +000039#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000040/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000041#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000044#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
45#define CONFIG_SYS_NO_FLASH
46#endif
47
Kumar Galae1c09492010-07-15 16:49:03 -050048/* High Level Configuration Options */
49#define CONFIG_BOOKE
50#define CONFIG_E500 /* BOOKE e500 family */
51#define CONFIG_E500MC /* BOOKE e500mc family */
52#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050053#define CONFIG_MP /* support multiple processors */
54
Kumar Gala51832132010-10-20 16:02:41 -050055#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053056#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Gala51832132010-10-20 16:02:41 -050057#endif
58
Kumar Galae727a362011-01-12 02:48:53 -060059#ifndef CONFIG_RESET_VECTOR_ADDRESS
60#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
61#endif
62
Kumar Galae1c09492010-07-15 16:49:03 -050063#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
64#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
65#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Ruchika Gupta12af67f2014-10-15 11:35:31 +053066#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Kumar Galae1c09492010-07-15 16:49:03 -050067#define CONFIG_PCI /* Enable PCI/PCIE */
Robert P. J. Daya8099812016-05-03 19:52:49 -040068#define CONFIG_PCIE1 /* PCIE controller 1 */
69#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050070#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
71#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050072
Kumar Galae1c09492010-07-15 16:49:03 -050073#define CONFIG_FSL_LAW /* Use common FSL init code */
74
75#define CONFIG_ENV_OVERWRITE
76
77#ifdef CONFIG_SYS_NO_FLASH
Liu Gangb4611ee2012-08-09 05:10:03 +000078#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
Kumar Galae1c09492010-07-15 16:49:03 -050079#define CONFIG_ENV_IS_NOWHERE
Liu Gang85bcd732012-03-08 00:33:20 +000080#endif
Kumar Galae1c09492010-07-15 16:49:03 -050081#else
Kumar Galae1c09492010-07-15 16:49:03 -050082#define CONFIG_FLASH_CFI_DRIVER
83#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070084#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080085#endif
86
87#if defined(CONFIG_SPIFLASH)
88#define CONFIG_SYS_EXTRA_ENV_RELOC
89#define CONFIG_ENV_IS_IN_SPI_FLASH
90#define CONFIG_ENV_SPI_BUS 0
91#define CONFIG_ENV_SPI_CS 0
92#define CONFIG_ENV_SPI_MAX_HZ 10000000
93#define CONFIG_ENV_SPI_MODE 0
94#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
95#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
96#define CONFIG_ENV_SECT_SIZE 0x10000
97#elif defined(CONFIG_SDCARD)
98#define CONFIG_SYS_EXTRA_ENV_RELOC
99#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000100#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +0800101#define CONFIG_SYS_MMC_ENV_DEV 0
102#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530103#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800104#elif defined(CONFIG_NAND)
105#define CONFIG_SYS_EXTRA_ENV_RELOC
106#define CONFIG_ENV_IS_IN_NAND
107#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530108#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000109#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +0000110#define CONFIG_ENV_IS_IN_REMOTE
111#define CONFIG_ENV_ADDR 0xffe20000
112#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +0000113#elif defined(CONFIG_ENV_IS_NOWHERE)
114#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +0800115#else
116#define CONFIG_ENV_IS_IN_FLASH
Shaohui Xie25a2b392011-03-16 10:10:32 +0800117#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +0800118#define CONFIG_ENV_SIZE 0x2000
119#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -0500120#endif
121
122#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500123
124/*
125 * These can be toggled for performance analysis, otherwise use default.
126 */
127#define CONFIG_SYS_CACHE_STASHING
128#define CONFIG_BACKSIDE_L2_CACHE
129#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
130#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000131#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500132#ifdef CONFIG_DDR_ECC
133#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
134#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
135#endif
136
137#define CONFIG_ENABLE_36BIT_PHYS
138
139#ifdef CONFIG_PHYS_64BIT
140#define CONFIG_ADDR_MAP
141#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
142#endif
143
York Sun18acc8b2010-09-28 15:20:36 -0700144#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500145#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
146#define CONFIG_SYS_MEMTEST_END 0x00400000
147#define CONFIG_SYS_ALT_MEMTEST
148#define CONFIG_PANIC_HANG /* do not reset board on panic */
149
150/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800151 * Config the L3 Cache as L3 SRAM
152 */
153#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
154#ifdef CONFIG_PHYS_64BIT
155#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
156#else
157#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
158#endif
159#define CONFIG_SYS_L3_SIZE (1024 << 10)
160#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
161
Kumar Galae1c09492010-07-15 16:49:03 -0500162#ifdef CONFIG_PHYS_64BIT
163#define CONFIG_SYS_DCSRBAR 0xf0000000
164#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
165#endif
166
167/* EEPROM */
168#define CONFIG_ID_EEPROM
169#define CONFIG_SYS_I2C_EEPROM_NXID
170#define CONFIG_SYS_EEPROM_BUS_NUM 0
171#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
172#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
173
174/*
175 * DDR Setup
176 */
177#define CONFIG_VERY_BIG_RAM
178#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
179#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
180
181#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000182#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500183
184#define CONFIG_DDR_SPD
York Sunf0626592013-09-30 09:22:09 -0700185#define CONFIG_SYS_FSL_DDR3
Kumar Galae1c09492010-07-15 16:49:03 -0500186
Kumar Galae1c09492010-07-15 16:49:03 -0500187#define CONFIG_SYS_SPD_BUS_NUM 1
188#define SPD_EEPROM_ADDRESS1 0x51
189#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000190#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700191#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500192
193/*
194 * Local Bus Definitions
195 */
196
197/* Set the local bus clock 1/8 of platform clock */
198#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
199
200#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
201#ifdef CONFIG_PHYS_64BIT
202#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
203#else
204#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
205#endif
206
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800207#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000208 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800209 | BR_PS_16 | BR_V)
210#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500211 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
212
213#define CONFIG_SYS_BR1_PRELIM \
214 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
215#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
216
Kumar Galae1c09492010-07-15 16:49:03 -0500217#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
218#ifdef CONFIG_PHYS_64BIT
219#define PIXIS_BASE_PHYS 0xfffdf0000ull
220#else
221#define PIXIS_BASE_PHYS PIXIS_BASE
222#endif
223
224#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
225#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
226
227#define PIXIS_LBMAP_SWITCH 7
228#define PIXIS_LBMAP_MASK 0xf0
229#define PIXIS_LBMAP_SHIFT 4
230#define PIXIS_LBMAP_ALTBANK 0x40
231
232#define CONFIG_SYS_FLASH_QUIET_TEST
233#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
234
235#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
236#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
237#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
238#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
239
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200240#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500241
Shaohui Xie25a2b392011-03-16 10:10:32 +0800242#if defined(CONFIG_RAMBOOT_PBL)
243#define CONFIG_SYS_RAMBOOT
244#endif
245
Kumar Galae38209e2011-02-09 02:00:08 +0000246/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000247#ifdef CONFIG_NAND_FSL_ELBC
248#define CONFIG_SYS_NAND_BASE 0xffa00000
249#ifdef CONFIG_PHYS_64BIT
250#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
251#else
252#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
253#endif
254
255#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
256#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000257#define CONFIG_CMD_NAND
258#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
259
260/* NAND flash config */
261#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
262 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
263 | BR_PS_8 /* Port Size = 8 bit */ \
264 | BR_MS_FCM /* MSEL = FCM */ \
265 | BR_V) /* valid */
266#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
267 | OR_FCM_PGS /* Large Page*/ \
268 | OR_FCM_CSCT \
269 | OR_FCM_CST \
270 | OR_FCM_CHT \
271 | OR_FCM_SCY_1 \
272 | OR_FCM_TRLX \
273 | OR_FCM_EHTR)
274
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800275#ifdef CONFIG_NAND
276#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
277#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
278#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
279#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
280#else
281#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
282#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
283#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
284#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
285#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800286#else
287#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
288#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500289#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000290
Kumar Galae1c09492010-07-15 16:49:03 -0500291#define CONFIG_SYS_FLASH_EMPTY_INFO
292#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
293#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
294
295#define CONFIG_BOARD_EARLY_INIT_F
296#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
297#define CONFIG_MISC_INIT_R
298
299#define CONFIG_HWCONFIG
300
301/* define to use L1 as initial stack */
302#define CONFIG_L1_INIT_RAM
303#define CONFIG_SYS_INIT_RAM_LOCK
304#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
305#ifdef CONFIG_PHYS_64BIT
306#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
307#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
308/* The assembler doesn't like typecast */
309#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
310 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
311 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
312#else
313#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
314#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
315#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
316#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200317#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500318
Wolfgang Denk0191e472010-10-26 14:34:52 +0200319#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500320#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
321
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530322#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500323#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
324
325/* Serial Port - controlled on board with jumper J8
326 * open - index 2
327 * shorted - index 1
328 */
329#define CONFIG_CONS_INDEX 1
Kumar Galae1c09492010-07-15 16:49:03 -0500330#define CONFIG_SYS_NS16550_SERIAL
331#define CONFIG_SYS_NS16550_REG_SIZE 1
332#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
333
334#define CONFIG_SYS_BAUDRATE_TABLE \
335 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
336
337#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
338#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
339#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
340#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
341
Kumar Galae1c09492010-07-15 16:49:03 -0500342/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200343#define CONFIG_SYS_I2C
344#define CONFIG_SYS_I2C_FSL
345#define CONFIG_SYS_FSL_I2C_SPEED 400000
346#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
347#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
348#define CONFIG_SYS_FSL_I2C2_SPEED 400000
349#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
350#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500351
352/*
353 * RapidIO
354 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600355#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500356#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600357#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500358#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600359#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500360#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600361#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500362
Kumar Gala8975d7a2010-12-30 12:09:53 -0600363#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500364#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600365#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500366#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600367#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500368#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600369#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500370
371/*
Liu Gang4cc85322012-03-08 00:33:17 +0000372 * for slave u-boot IMAGE instored in master memory space,
373 * PHYS must be aligned based on the SIZE
374 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800375#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
376#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
377#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
378#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000379/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000380 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000381 * PHYS must be aligned based on the SIZE
382 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800383#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000384#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
385#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000386
Liu Gangf420aa92012-03-08 00:33:21 +0000387/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000388#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
389#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000390
391/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000392 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000393 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000394#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
395#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
396#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
397 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000398#endif
399
400/*
Shaohui Xie58649792011-05-12 18:46:14 +0800401 * eSPI - Enhanced SPI
402 */
Shaohui Xie58649792011-05-12 18:46:14 +0800403#define CONFIG_SF_DEFAULT_SPEED 10000000
404#define CONFIG_SF_DEFAULT_MODE 0
405
406/*
Kumar Galae1c09492010-07-15 16:49:03 -0500407 * General PCI
408 * Memory space is mapped 1-1, but I/O space must start from 0.
409 */
410
411/* controller 1, direct to uli, tgtid 3, Base address 20000 */
412#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
413#ifdef CONFIG_PHYS_64BIT
414#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
415#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
416#else
417#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
418#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
419#endif
420#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
421#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
422#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
423#ifdef CONFIG_PHYS_64BIT
424#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
425#else
426#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
427#endif
428#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
429
430/* controller 2, Slot 2, tgtid 2, Base address 201000 */
431#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
432#ifdef CONFIG_PHYS_64BIT
433#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
434#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
435#else
436#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
437#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
438#endif
439#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
440#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
441#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
442#ifdef CONFIG_PHYS_64BIT
443#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
444#else
445#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
446#endif
447#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
448
449/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000450#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500451#ifdef CONFIG_PHYS_64BIT
452#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
453#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
454#else
455#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
456#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
457#endif
458#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
459#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
460#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
461#ifdef CONFIG_PHYS_64BIT
462#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
463#else
464#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
465#endif
466#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
467
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500468/* controller 4, Base address 203000 */
469#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
470#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
471#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
472#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
473#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
474#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
475
Kumar Galae1c09492010-07-15 16:49:03 -0500476/* Qman/Bman */
Haiying Wang325a12f2011-01-20 22:26:31 +0000477#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Kumar Galae1c09492010-07-15 16:49:03 -0500478#define CONFIG_SYS_BMAN_NUM_PORTALS 10
479#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
480#ifdef CONFIG_PHYS_64BIT
481#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
482#else
483#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
484#endif
485#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500486#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
487#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
488#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
489#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
490#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
491 CONFIG_SYS_BMAN_CENA_SIZE)
492#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
493#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500494#define CONFIG_SYS_QMAN_NUM_PORTALS 10
495#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
496#ifdef CONFIG_PHYS_64BIT
497#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
498#else
499#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
500#endif
501#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500502#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
503#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
504#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
505#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
506#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
507 CONFIG_SYS_QMAN_CENA_SIZE)
508#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
509#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500510
511#define CONFIG_SYS_DPAA_FMAN
512#define CONFIG_SYS_DPAA_PME
513/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500514#if defined(CONFIG_SPIFLASH)
515/*
516 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
517 * env, so we got 0x110000.
518 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600519#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800520#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500521#elif defined(CONFIG_SDCARD)
522/*
523 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530524 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
525 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500526 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600527#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800528#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500529#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600530#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800531#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000532#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000533/*
534 * Slave has no ucode locally, it can fetch this from remote. When implementing
535 * in two corenet boards, slave's ucode could be stored in master's memory
536 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000537 * slave SRIO or PCIE outbound window->master inbound window->
538 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000539 */
540#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800541#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500542#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600543#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800544#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500545#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600546#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
547#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500548
549#ifdef CONFIG_SYS_DPAA_FMAN
550#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500551#define CONFIG_PHYLIB_10G
552#define CONFIG_PHY_VITESSE
553#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500554#endif
555
556#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000557#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500558#define CONFIG_PCI_PNP /* do pci plug-and-play */
Kumar Galae1c09492010-07-15 16:49:03 -0500559
Kumar Galae1c09492010-07-15 16:49:03 -0500560#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
561#define CONFIG_DOS_PARTITION
562#endif /* CONFIG_PCI */
563
564/* SATA */
565#ifdef CONFIG_FSL_SATA_V2
566#define CONFIG_LIBATA
567#define CONFIG_FSL_SATA
568
569#define CONFIG_SYS_SATA_MAX_DEVICE 2
570#define CONFIG_SATA1
571#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
572#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
573#define CONFIG_SATA2
574#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
575#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
576
577#define CONFIG_LBA48
578#define CONFIG_CMD_SATA
579#define CONFIG_DOS_PARTITION
Kumar Galae1c09492010-07-15 16:49:03 -0500580#endif
581
582#ifdef CONFIG_FMAN_ENET
583#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
584#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
585#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
586#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
587#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
588
Kumar Galae1c09492010-07-15 16:49:03 -0500589#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
590#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
591#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
592#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
593#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500594
595#define CONFIG_SYS_TBIPA_VALUE 8
596#define CONFIG_MII /* MII PHY management */
597#define CONFIG_ETHPRIME "FM1@DTSEC1"
598#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
599#endif
600
601/*
602 * Environment
603 */
Kumar Galae1c09492010-07-15 16:49:03 -0500604#define CONFIG_LOADS_ECHO /* echo on for serial download */
605#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
606
607/*
608 * Command line configuration.
609 */
Kumar Galae1c09492010-07-15 16:49:03 -0500610#define CONFIG_CMD_ERRATA
611#define CONFIG_CMD_IRQ
Kumar Galaaff60ff2011-08-31 09:16:02 -0500612#define CONFIG_CMD_REGINFO
Kumar Galae1c09492010-07-15 16:49:03 -0500613
614#ifdef CONFIG_PCI
615#define CONFIG_CMD_PCI
Kumar Galae1c09492010-07-15 16:49:03 -0500616#endif
617
618/*
619* USB
620*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000621#define CONFIG_HAS_FSL_DR_USB
622#define CONFIG_HAS_FSL_MPH_USB
623
624#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500625#define CONFIG_USB_EHCI
626#define CONFIG_USB_EHCI_FSL
627#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000628#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500629
Kumar Galae1c09492010-07-15 16:49:03 -0500630#ifdef CONFIG_MMC
631#define CONFIG_FSL_ESDHC
632#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
633#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500634#define CONFIG_GENERIC_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500635#define CONFIG_DOS_PARTITION
636#endif
637
Ruchika Gupta12af67f2014-10-15 11:35:31 +0530638/* Hash command with SHA acceleration supported in hardware */
639#ifdef CONFIG_FSL_CAAM
640#define CONFIG_CMD_HASH
641#define CONFIG_SHA_HW_ACCEL
642#endif
643
Kumar Galae1c09492010-07-15 16:49:03 -0500644/*
645 * Miscellaneous configurable options
646 */
647#define CONFIG_SYS_LONGHELP /* undef to save memory */
648#define CONFIG_CMDLINE_EDITING /* Command-line editing */
649#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
650#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500651#ifdef CONFIG_CMD_KGDB
652#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
653#else
654#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
655#endif
656#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
657#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
658#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Galae1c09492010-07-15 16:49:03 -0500659
660/*
661 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500662 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500663 * the maximum mapped by the Linux kernel during initialization.
664 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500665#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
666#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500667
Kumar Galae1c09492010-07-15 16:49:03 -0500668#ifdef CONFIG_CMD_KGDB
669#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500670#endif
671
672/*
673 * Environment Configuration
674 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000675#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000676#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500677#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
678
679/* default location for tftp and bootm */
680#define CONFIG_LOADADDR 1000000
681
Kumar Galae1c09492010-07-15 16:49:03 -0500682
683#define CONFIG_BAUDRATE 115200
684
Timur Tabif7886b72012-08-14 06:47:27 +0000685#ifdef CONFIG_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000686#define __USB_PHY_TYPE ulpi
687#else
688#define __USB_PHY_TYPE utmi
689#endif
690
Kumar Galae1c09492010-07-15 16:49:03 -0500691#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500692 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000693 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530694 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
695 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500696 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200697 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
698 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500699 "tftpflash=tftpboot $loadaddr $uboot && " \
700 "protect off $ubootaddr +$filesize && " \
701 "erase $ubootaddr +$filesize && " \
702 "cp.b $loadaddr $ubootaddr $filesize && " \
703 "protect on $ubootaddr +$filesize && " \
704 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500705 "consoledev=ttyS0\0" \
706 "ramdiskaddr=2000000\0" \
707 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500708 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500709 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500710 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500711
712#define CONFIG_HDBOOT \
713 "setenv bootargs root=/dev/$bdev rw " \
714 "console=$consoledev,$baudrate $othbootargs;" \
715 "tftp $loadaddr $bootfile;" \
716 "tftp $fdtaddr $fdtfile;" \
717 "bootm $loadaddr - $fdtaddr"
718
719#define CONFIG_NFSBOOTCOMMAND \
720 "setenv bootargs root=/dev/nfs rw " \
721 "nfsroot=$serverip:$rootpath " \
722 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
723 "console=$consoledev,$baudrate $othbootargs;" \
724 "tftp $loadaddr $bootfile;" \
725 "tftp $fdtaddr $fdtfile;" \
726 "bootm $loadaddr - $fdtaddr"
727
728#define CONFIG_RAMBOOTCOMMAND \
729 "setenv bootargs root=/dev/ram rw " \
730 "console=$consoledev,$baudrate $othbootargs;" \
731 "tftp $ramdiskaddr $ramdiskfile;" \
732 "tftp $loadaddr $bootfile;" \
733 "tftp $fdtaddr $fdtfile;" \
734 "bootm $loadaddr $ramdiskaddr $fdtaddr"
735
736#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
737
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000738#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000739
Kumar Galae1c09492010-07-15 16:49:03 -0500740#endif /* __CONFIG_H */