blob: f53c504367a33e8686b2e23e711a1a936af8ede8 [file] [log] [blame]
Phong Hoange44a3112023-03-20 21:05:04 +01001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Driver for Renesas Ethernet RSwitch2 (Ethernet-TSN).
4 *
5 * Copyright (C) 2021 Renesas Electronics Corporation
6 *
7 * Based on the Renesas Ethernet AVB driver.
8 */
9
10#include <asm/io.h>
11#include <clk.h>
Phong Hoange44a3112023-03-20 21:05:04 +010012#include <dm.h>
13#include <dm/device-internal.h>
14#include <dm/device_compat.h>
15#include <dm/lists.h>
16#include <errno.h>
17#include <generic-phy.h>
18#include <linux/bitops.h>
19#include <linux/delay.h>
20#include <linux/iopoll.h>
21#include <linux/mii.h>
22#include <eth_phy.h>
23#include <log.h>
24#include <malloc.h>
25#include <miiphy.h>
26
27#define RSWITCH_SLEEP_US 1000
28#define RSWITCH_TIMEOUT_US 1000000
29
30#define RSWITCH_NUM_HW 5
31
32#define ETHA_TO_GWCA(i) ((i) % 2)
33#define GWCA_TO_HW_INDEX(i) ((i) + 3)
34#define HW_INDEX_TO_GWCA(i) ((i) - 3)
35
36#define RSWITCH_MAX_CTAG_PCP 7
37
38/* Registers */
Marek Vasut09fef0d2024-12-16 00:57:50 +010039#define RSWITCH_COMA_OFFSET 0x00009000
40#define RSWITCH_ETHA_OFFSET 0x0000a000 /* with RMAC */
41#define RSWITCH_ETHA_SIZE 0x00002000 /* with RMAC */
Phong Hoange44a3112023-03-20 21:05:04 +010042#define RSWITCH_GWCA_OFFSET 0x00010000
43#define RSWITCH_GWCA_SIZE 0x00002000
44
Marek Vasut09fef0d2024-12-16 00:57:50 +010045#define FWRO 0
46#define CARO RSWITCH_COMA_OFFSET
47#define GWRO 0
48#define TARO 0
49#define RMRO 0x1000
Phong Hoange44a3112023-03-20 21:05:04 +010050
Marek Vasutc5e460b2024-12-16 00:57:49 +010051/* List of TSNA registers (ETHA) */
Marek Vasut09fef0d2024-12-16 00:57:50 +010052#define EAMC (TARO + 0x0000)
53#define EAMS (TARO + 0x0004)
54#define EATDQDCR (TARO + 0x0060)
55#define EATTFC (TARO + 0x0138)
56#define EATASRIRM (TARO + 0x03e4)
Marek Vasutc5e460b2024-12-16 00:57:49 +010057/* Gateway CPU agent block (GWCA) */
Marek Vasut09fef0d2024-12-16 00:57:50 +010058#define GWMC (GWRO + 0x0000)
59#define GWMS (GWRO + 0x0004)
60#define GWMTIRM (GWRO + 0x0100)
61#define GWVCC (GWRO + 0x0130)
62#define GWTTFC (GWRO + 0x0138)
63#define GWDCBAC0 (GWRO + 0x0194)
64#define GWDCBAC1 (GWRO + 0x0198)
65#define GWTRCR (GWRO + 0x0200)
66#define GWARIRM (GWRO + 0x0380)
67#define GWDCCR (GWRO + 0x0400)
Marek Vasutc5e460b2024-12-16 00:57:49 +010068/* List of Common Agent registers (COMA) */
Marek Vasut09fef0d2024-12-16 00:57:50 +010069#define RRC (CARO + 0x0004)
70#define RCEC (CARO + 0x0008)
71#define RCDC (CARO + 0x000c)
72#define CABPIRM (CARO + 0x0140)
Marek Vasutc5e460b2024-12-16 00:57:49 +010073/* List of MFWD registers */
Marek Vasut09fef0d2024-12-16 00:57:50 +010074#define FWPC (FWRO + 0x0100)
75#define FWPBFCR (FWRO + 0x4a00)
76#define FWPBFCSDCR (FWRO + 0x4a04)
Marek Vasutc5e460b2024-12-16 00:57:49 +010077/* List of RMAC registers (RMAC) */
Marek Vasut09fef0d2024-12-16 00:57:50 +010078#define MPSM (RMRO + 0x0000)
79#define MPIC (RMRO + 0x0004)
80#define MRMAC0 (RMRO + 0x0084)
81#define MRMAC1 (RMRO + 0x0088)
82#define MRAFC (RMRO + 0x008c)
83#define MRSCE (RMRO + 0x0090)
84#define MRSCP (RMRO + 0x0094)
85#define MLVC (RMRO + 0x0180)
86#define MLBC (RMRO + 0x0188)
87#define MXGMIIC (RMRO + 0x0190)
88#define MPCH (RMRO + 0x0194)
89#define MANM (RMRO + 0x019c)
90#define MMIS0 (RMRO + 0x0210)
91#define MMIS1 (RMRO + 0x0220)
Phong Hoange44a3112023-03-20 21:05:04 +010092
93/* COMA */
Marek Vasut09fef0d2024-12-16 00:57:50 +010094#define RRC_RR BIT(0)
95#define RCEC_RCE BIT(16)
Phong Hoange44a3112023-03-20 21:05:04 +010096
Marek Vasut09fef0d2024-12-16 00:57:50 +010097#define CABPIRM_BPIOG BIT(0)
98#define CABPIRM_BPR BIT(1)
Phong Hoange44a3112023-03-20 21:05:04 +010099
100/* MFWD */
Marek Vasut09fef0d2024-12-16 00:57:50 +0100101#define FWPC0(i) (FWPC + (i) * 0x10)
102#define FWPC0_LTHTA BIT(0)
103#define FWPC0_IP4UE BIT(3)
104#define FWPC0_IP4TE BIT(4)
105#define FWPC0_IP4OE BIT(5)
106#define FWPC0_L2SE BIT(9)
107#define FWPC0_IP4EA BIT(10)
108#define FWPC0_IPDSA BIT(12)
109#define FWPC0_IPHLA BIT(18)
110#define FWPC0_MACSDA BIT(20)
111#define FWPC0_MACHLA BIT(26)
112#define FWPC0_MACHMA BIT(27)
113#define FWPC0_VLANSA BIT(28)
Phong Hoange44a3112023-03-20 21:05:04 +0100114
Marek Vasut09fef0d2024-12-16 00:57:50 +0100115#define FWPC0_DEFAULT (FWPC0_LTHTA | FWPC0_IP4UE | FWPC0_IP4TE | \
116 FWPC0_IP4OE | FWPC0_L2SE | FWPC0_IP4EA | \
117 FWPC0_IPDSA | FWPC0_IPHLA | FWPC0_MACSDA | \
118 FWPC0_MACHLA | FWPC0_MACHMA | FWPC0_VLANSA)
Phong Hoange44a3112023-03-20 21:05:04 +0100119
Marek Vasutc5e460b2024-12-16 00:57:49 +0100120#define FWPBFC(i) (FWPBFCR + (i) * 0x10)
121#define FWPBFCSDC(j, i) (FWPBFCSDCR + (i) * 0x10 + (j) * 0x04)
Phong Hoange44a3112023-03-20 21:05:04 +0100122
123/* ETHA */
124#define EATASRIRM_TASRIOG BIT(0)
125#define EATASRIRM_TASRR BIT(1)
Marek Vasutc5e460b2024-12-16 00:57:49 +0100126#define EATDQDC(q) (EATDQDCR + (q) * 0x04)
Phong Hoange44a3112023-03-20 21:05:04 +0100127#define EATDQDC_DQD (0xff)
128
129/* RMAC */
130#define MPIC_PIS_GMII 0x02
131#define MPIC_LSC_MASK (0x07 << 3)
132#define MPIC_LSC_100 (0x01 << 3)
133#define MPIC_LSC_1000 (0x02 << 3)
134#define MPIC_LSC_2500 (0x03 << 3)
135#define MLVC_PLV BIT(16)
136#define MLVC_LVT 0x09
137#define MMIS0_LVSS 0x02
138
139#define MPIC_PSMCS_MASK (0x7f << 16)
140#define MPIC_PSMHT_MASK (0x06 << 24)
141#define MPIC_MDC_CLK_SET (0x06050000)
142
143#define MPSM_MFF_C45 BIT(2)
144#define MPSM_MFF_C22 0x0
145#define MPSM_PSME BIT(0)
146
147#define MDIO_READ_C45 0x03
148#define MDIO_WRITE_C45 0x01
149#define MDIO_ADDR_C45 0x00
150
Marek Vasut09fef0d2024-12-16 00:57:50 +0100151#define MDIO_READ_C22 0x02
152#define MDIO_WRITE_C22 0x01
Phong Hoange44a3112023-03-20 21:05:04 +0100153
154#define MPSM_POP_MASK (0x03 << 13)
155#define MPSM_PRA_MASK (0x1f << 8)
156#define MPSM_PDA_MASK (0x1f << 3)
157#define MPSM_PRD_MASK (0xffff << 16)
158
159/* Completion flags */
160#define MMIS1_PAACS BIT(2) /* Address */
161#define MMIS1_PWACS BIT(1) /* Write */
162#define MMIS1_PRACS BIT(0) /* Read */
163#define MMIS1_CLEAR_FLAGS 0xf
164
165/* ETHA */
166enum rswitch_etha_mode {
167 EAMC_OPC_RESET,
168 EAMC_OPC_DISABLE,
169 EAMC_OPC_CONFIG,
170 EAMC_OPC_OPERATION,
171};
172
173#define EAMS_OPS_MASK EAMC_OPC_OPERATION
174
175/* GWCA */
176enum rswitch_gwca_mode {
177 GWMC_OPC_RESET,
178 GWMC_OPC_DISABLE,
179 GWMC_OPC_CONFIG,
180 GWMC_OPC_OPERATION,
181};
182
183#define GWMS_OPS_MASK GWMC_OPC_OPERATION
184
185#define GWMTIRM_MTIOG BIT(0)
186#define GWMTIRM_MTR BIT(1)
187#define GWARIRM_ARIOG BIT(0)
188#define GWARIRM_ARR BIT(1)
189#define GWVCC_VEM_SC_TAG (0x3 << 16)
190#define GWDCBAC0_DCBAUP (0xff)
Marek Vasutc5e460b2024-12-16 00:57:49 +0100191#define GWTRC(i) (GWTRCR + (i) * 0x04)
192#define GWDCC(i) (GWDCCR + (i) * 0x04)
Phong Hoange44a3112023-03-20 21:05:04 +0100193#define GWDCC_DQT BIT(11)
194#define GWDCC_BALR BIT(24)
195
196struct rswitch_etha {
197 int index;
198 void __iomem *addr;
199 struct phy_device *phydev;
200 struct mii_dev *bus;
201 unsigned char *enetaddr;
202};
203
204struct rswitch_gwca {
205 int index;
206 void __iomem *addr;
207 int num_chain;
208};
209
210/* Setting value */
211#define LINK_SPEED_100 100
212#define LINK_SPEED_1000 1000
213#define LINK_SPEED_2500 2500
214
215/* Decriptor */
216#define RSWITCH_NUM_BASE_DESC 2
217#define RSWITCH_TX_CHAIN_INDEX 0
218#define RSWITCH_RX_CHAIN_INDEX 1
219#define RSWITCH_NUM_TX_DESC 8
220#define RSWITCH_NUM_RX_DESC 8
221
222enum RX_DS_CC_BIT {
223 RX_DS = 0x0fff, /* Data size */
224 RX_TR = 0x1000, /* Truncation indication */
225 RX_EI = 0x2000, /* Error indication */
226 RX_PS = 0xc000, /* Padding selection */
227};
228
229enum DIE_DT {
230 /* Frame data */
231 DT_FSINGLE = 0x80,
232 DT_FSTART = 0x90,
233 DT_FMID = 0xa0,
234 DT_FEND = 0xb8,
235
236 /* Chain control */
237 DT_LEMPTY = 0xc0,
238 DT_EEMPTY = 0xd0,
239 DT_LINKFIX = 0x00,
240 DT_LINK = 0xe0,
241 DT_EOS = 0xf0,
242 /* HW/SW arbitration */
243 DT_FEMPTY = 0x40,
244 DT_FEMPTY_IS = 0x10,
245 DT_FEMPTY_IC = 0x20,
246 DT_FEMPTY_ND = 0x38,
247 DT_FEMPTY_START = 0x50,
248 DT_FEMPTY_MID = 0x60,
249 DT_FEMPTY_END = 0x70,
250
251 DT_MASK = 0xf0,
252 DIE = 0x08, /* Descriptor Interrupt Enable */
253};
254
255struct rswitch_desc {
256 __le16 info_ds; /* Descriptor size */
257 u8 die_dt; /* Descriptor interrupt enable and type */
258 __u8 dptrh; /* Descriptor pointer MSB */
259 __le32 dptrl; /* Descriptor pointer LSW */
260} __packed;
261
262struct rswitch_rxdesc {
263 struct rswitch_desc data;
264 struct rswitch_desc link;
265 u8 __pad[48];
266 u8 packet[PKTSIZE_ALIGN];
267} __packed;
268
269struct rswitch_port_priv {
270 void __iomem *addr;
271 struct phy serdes;
272 struct rswitch_etha etha;
273 struct rswitch_gwca gwca;
274 struct rswitch_desc bat_desc[RSWITCH_NUM_BASE_DESC];
275 struct rswitch_desc tx_desc[RSWITCH_NUM_TX_DESC];
276 struct rswitch_rxdesc rx_desc[RSWITCH_NUM_RX_DESC];
277 u32 rx_desc_index;
278 u32 tx_desc_index;
279};
280
281struct rswitch_priv {
282 void __iomem *addr;
283 struct clk *rsw_clk;
284};
285
286static inline void rswitch_flush_dcache(u32 addr, u32 len)
287{
288 flush_dcache_range(addr, addr + len);
289}
290
291static inline void rswitch_invalidate_dcache(u32 addr, u32 len)
292{
293 u32 start = addr & ~((uintptr_t)ARCH_DMA_MINALIGN - 1);
294 u32 end = roundup(addr + len, ARCH_DMA_MINALIGN);
295
296 invalidate_dcache_range(start, end);
297}
298
299static void rswitch_agent_clock_ctrl(struct rswitch_port_priv *priv, int port, int enable)
300{
301 u32 val;
302
303 if (enable) {
304 val = readl(priv->addr + RCEC);
305 if ((val & (RCEC_RCE | BIT(port))) != (RCEC_RCE | BIT(port)))
306 writel(val | RCEC_RCE | BIT(port), priv->addr + RCEC);
307 } else {
308 setbits_le32(priv->addr + RCDC, BIT(port));
309 }
310}
311
312static int rswitch_etha_change_mode(struct rswitch_port_priv *priv,
313 enum rswitch_etha_mode mode)
314{
315 struct rswitch_etha *etha = &priv->etha;
316 u32 pval;
317 int ret;
318
319 /* Enable clock */
320 rswitch_agent_clock_ctrl(priv, etha->index, 1);
321
322 writel(mode, etha->addr + EAMC);
323
324 ret = readl_poll_sleep_timeout(etha->addr + EAMS, pval,
325 (pval & EAMS_OPS_MASK) == mode,
326 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
327
328 /* Disable clock */
329 if (mode == EAMC_OPC_DISABLE)
330 rswitch_agent_clock_ctrl(priv, etha->index, 0);
331
332 return ret;
333}
334
335static int rswitch_gwca_change_mode(struct rswitch_port_priv *priv,
336 enum rswitch_gwca_mode mode)
337{
338 struct rswitch_gwca *gwca = &priv->gwca;
339 u32 pval;
340 int ret;
341
342 /* Enable clock */
343 rswitch_agent_clock_ctrl(priv, gwca->index, 1);
344
345 writel(mode, gwca->addr + GWMC);
346
347 ret = readl_poll_sleep_timeout(gwca->addr + GWMS, pval,
348 (pval & GWMS_OPS_MASK) == mode,
349 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
350
351 /* Disable clock */
352 if (mode == GWMC_OPC_DISABLE)
353 rswitch_agent_clock_ctrl(priv, gwca->index, 0);
354
355 return ret;
356}
357
358static int rswitch_mii_access_c45(struct rswitch_etha *etha, bool read,
359 int phyad, int devad, int regad, int data)
360{
361 u32 pval, val;
362 int ret;
363
364 /* No match device */
365 if (devad == 0xffffffff)
366 return 0;
367
Marek Vasutca897b12024-12-20 01:48:40 +0100368 /* Set Station Management Mode : Clause 45 */
369 setbits_le32(etha->addr + MPSM, MPSM_MFF_C45);
370
Phong Hoange44a3112023-03-20 21:05:04 +0100371 /* Clear completion flags */
372 writel(MMIS1_CLEAR_FLAGS, etha->addr + MMIS1);
373
374 /* Submit address to PHY (MDIO_ADDR_C45 << 13) */
375 val = MPSM_PSME | MPSM_MFF_C45 | (devad << 8) | (phyad << 3);
376 writel((regad << 16) | val, etha->addr + MPSM);
377
378 ret = readl_poll_sleep_timeout(etha->addr + MMIS1, pval,
379 pval & MMIS1_PAACS,
380 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
381 if (ret)
382 return ret;
383
384 /* Clear address completion flag */
385 setbits_le32(etha->addr + MMIS1, MMIS1_PAACS);
386
387 /* Read/Write PHY register */
388 if (read) {
389 val |= MDIO_READ_C45 << 13;
390 writel(val, etha->addr + MPSM);
391
392 ret = readl_poll_sleep_timeout(etha->addr + MMIS1, pval,
393 pval & MMIS1_PRACS,
394 RSWITCH_SLEEP_US,
395 RSWITCH_TIMEOUT_US);
396 if (ret)
397 return ret;
398
399 /* Read data */
400 ret = (readl(etha->addr + MPSM) & MPSM_PRD_MASK) >> 16;
401
402 /* Clear read completion flag */
403 setbits_le32(etha->addr + MMIS1, MMIS1_PRACS);
404 } else {
405 val |= MDIO_WRITE_C45 << 13;
406 val |= data << 16;
407 writel(val, etha->addr + MPSM);
408
409 ret = readl_poll_sleep_timeout(etha->addr + MMIS1, pval,
410 pval & MMIS1_PWACS,
411 RSWITCH_SLEEP_US,
412 RSWITCH_TIMEOUT_US);
413 }
414
415 return ret;
416}
417
418static int rswitch_mii_read_c45(struct mii_dev *miidev, int phyad, int devad, int regad)
419{
420 struct rswitch_port_priv *priv = miidev->priv;
421 struct rswitch_etha *etha = &priv->etha;
422 int val;
Phong Hoange44a3112023-03-20 21:05:04 +0100423
424 /* Change to disable mode */
425 rswitch_etha_change_mode(priv, EAMC_OPC_DISABLE);
426
427 /* Change to config mode */
428 rswitch_etha_change_mode(priv, EAMC_OPC_CONFIG);
429
430 /* Enable Station Management clock */
Marek Vasuta7d64c82024-12-19 22:21:42 +0100431 clrsetbits_le32(etha->addr + MPIC,
432 MPIC_PSMCS_MASK | MPIC_PSMHT_MASK,
433 MPIC_MDC_CLK_SET);
Phong Hoange44a3112023-03-20 21:05:04 +0100434
Phong Hoange44a3112023-03-20 21:05:04 +0100435 /* Access PHY register */
436 val = rswitch_mii_access_c45(etha, true, phyad, devad, regad, 0);
437
438 /* Disable Station Management Clock */
439 clrbits_le32(etha->addr + MPIC, MPIC_PSMCS_MASK);
440
441 /* Change to disable mode */
442 rswitch_etha_change_mode(priv, EAMC_OPC_DISABLE);
443
444 return val;
445}
446
447int rswitch_mii_write_c45(struct mii_dev *miidev, int phyad, int devad, int regad, u16 data)
448{
449 struct rswitch_port_priv *priv = miidev->priv;
450 struct rswitch_etha *etha = &priv->etha;
Phong Hoange44a3112023-03-20 21:05:04 +0100451
452 /* Change to disable mode */
453 rswitch_etha_change_mode(priv, EAMC_OPC_DISABLE);
454
455 /* Change to config mode */
456 rswitch_etha_change_mode(priv, EAMC_OPC_CONFIG);
457
458 /* Enable Station Management clock */
Marek Vasuta7d64c82024-12-19 22:21:42 +0100459 clrsetbits_le32(etha->addr + MPIC,
460 MPIC_PSMCS_MASK | MPIC_PSMHT_MASK,
461 MPIC_MDC_CLK_SET);
Phong Hoange44a3112023-03-20 21:05:04 +0100462
Phong Hoange44a3112023-03-20 21:05:04 +0100463 /* Access PHY register */
464 rswitch_mii_access_c45(etha, false, phyad, devad, regad, data);
465
466 /* Disable Station Management Clock */
467 clrbits_le32(etha->addr + MPIC, MPIC_PSMCS_MASK);
468
469 /* Change to disable mode */
470 rswitch_etha_change_mode(priv, EAMC_OPC_DISABLE);
471
472 return 0;
473}
474
475static int rswitch_check_link(struct rswitch_etha *etha)
476{
477 u32 pval;
478 int ret;
479
480 /* Request Link Verification */
481 writel(MLVC_PLV, etha->addr + MLVC);
482
483 /* Complete Link Verification */
484 ret = readl_poll_sleep_timeout(etha->addr + MLVC, pval,
485 !(pval & MLVC_PLV),
486 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
487 if (ret) {
488 debug("\n%s: Link verification timeout!", __func__);
489 return ret;
490 }
491
492 return 0;
493}
494
495static int rswitch_reset(struct rswitch_port_priv *priv)
496{
497 int ret;
498
499 setbits_le32(priv->addr + RRC, RRC_RR);
500 clrbits_le32(priv->addr + RRC, RRC_RR);
501
502 ret = rswitch_gwca_change_mode(priv, GWMC_OPC_DISABLE);
503 if (ret)
504 return ret;
505
506 ret = rswitch_etha_change_mode(priv, EAMC_OPC_DISABLE);
507 if (ret)
508 return ret;
509
510 return 0;
511}
512
513static void rswitch_bat_desc_init(struct rswitch_port_priv *priv)
514{
515 const u32 desc_size = RSWITCH_NUM_BASE_DESC * sizeof(struct rswitch_desc);
516 int i;
517
518 /* Initialize all descriptors */
519 memset(priv->bat_desc, 0x0, desc_size);
520
521 for (i = 0; i < RSWITCH_NUM_BASE_DESC; i++)
522 priv->bat_desc[i].die_dt = DT_EOS;
523
524 rswitch_flush_dcache((uintptr_t)priv->bat_desc, desc_size);
525}
526
527static void rswitch_tx_desc_init(struct rswitch_port_priv *priv)
528{
529 const u32 desc_size = RSWITCH_NUM_TX_DESC * sizeof(struct rswitch_desc);
530 u64 tx_desc_addr;
531 int i;
532
533 /* Initialize all descriptor */
534 memset(priv->tx_desc, 0x0, desc_size);
535 priv->tx_desc_index = 0;
536
537 for (i = 0; i < RSWITCH_NUM_TX_DESC; i++)
538 priv->tx_desc[i].die_dt = DT_EEMPTY;
539
540 /* Mark the end of the descriptors */
541 priv->tx_desc[RSWITCH_NUM_TX_DESC - 1].die_dt = DT_LINKFIX;
542 tx_desc_addr = (uintptr_t)priv->tx_desc;
543 priv->tx_desc[RSWITCH_NUM_TX_DESC - 1].dptrl = lower_32_bits(tx_desc_addr);
544 priv->tx_desc[RSWITCH_NUM_TX_DESC - 1].dptrh = upper_32_bits(tx_desc_addr);
545 rswitch_flush_dcache(tx_desc_addr, desc_size);
546
547 /* Point the controller to the TX descriptor list */
548 priv->bat_desc[RSWITCH_TX_CHAIN_INDEX].die_dt = DT_LINKFIX;
549 priv->bat_desc[RSWITCH_TX_CHAIN_INDEX].dptrl = lower_32_bits(tx_desc_addr);
550 priv->bat_desc[RSWITCH_TX_CHAIN_INDEX].dptrh = upper_32_bits(tx_desc_addr);
551 rswitch_flush_dcache((uintptr_t)&priv->bat_desc[RSWITCH_TX_CHAIN_INDEX],
552 sizeof(struct rswitch_desc));
553}
554
555static void rswitch_rx_desc_init(struct rswitch_port_priv *priv)
556{
557 const u32 desc_size = RSWITCH_NUM_RX_DESC * sizeof(struct rswitch_rxdesc);
558 int i;
559 u64 packet_addr;
560 u64 next_rx_desc_addr;
561 u64 rx_desc_addr;
562
563 /* Initialize all descriptor */
564 memset(priv->rx_desc, 0x0, desc_size);
565 priv->rx_desc_index = 0;
566
567 for (i = 0; i < RSWITCH_NUM_RX_DESC; i++) {
568 priv->rx_desc[i].data.die_dt = DT_EEMPTY;
569 priv->rx_desc[i].data.info_ds = PKTSIZE_ALIGN;
570 packet_addr = (uintptr_t)priv->rx_desc[i].packet;
571 priv->rx_desc[i].data.dptrl = lower_32_bits(packet_addr);
572 priv->rx_desc[i].data.dptrh = upper_32_bits(packet_addr);
573
574 priv->rx_desc[i].link.die_dt = DT_LINKFIX;
575 next_rx_desc_addr = (uintptr_t)&priv->rx_desc[i + 1];
576 priv->rx_desc[i].link.dptrl = lower_32_bits(next_rx_desc_addr);
577 priv->rx_desc[i].link.dptrh = upper_32_bits(next_rx_desc_addr);
578 }
579
580 /* Mark the end of the descriptors */
581 priv->rx_desc[RSWITCH_NUM_RX_DESC - 1].link.die_dt = DT_LINKFIX;
582 rx_desc_addr = (uintptr_t)priv->rx_desc;
583 priv->rx_desc[RSWITCH_NUM_RX_DESC - 1].link.dptrl = lower_32_bits(rx_desc_addr);
584 priv->rx_desc[RSWITCH_NUM_RX_DESC - 1].link.dptrh = upper_32_bits(rx_desc_addr);
585 rswitch_flush_dcache(rx_desc_addr, desc_size);
586
587 /* Point the controller to the rx descriptor list */
588 priv->bat_desc[RSWITCH_RX_CHAIN_INDEX].die_dt = DT_LINKFIX;
589 priv->bat_desc[RSWITCH_RX_CHAIN_INDEX].dptrl = lower_32_bits(rx_desc_addr);
590 priv->bat_desc[RSWITCH_RX_CHAIN_INDEX].dptrh = upper_32_bits(rx_desc_addr);
591 rswitch_flush_dcache((uintptr_t)&priv->bat_desc[RSWITCH_RX_CHAIN_INDEX],
592 sizeof(struct rswitch_desc));
593}
594
595static void rswitch_clock_enable(struct rswitch_port_priv *priv)
596{
597 struct rswitch_etha *etha = &priv->etha;
598 struct rswitch_gwca *gwca = &priv->gwca;
599
600 setbits_le32(priv->addr + RCEC, BIT(etha->index) | BIT(gwca->index) | RCEC_RCE);
601}
602
603static int rswitch_bpool_init(struct rswitch_port_priv *priv)
604{
605 u32 pval;
606
607 writel(CABPIRM_BPIOG, priv->addr + CABPIRM);
608
609 return readl_poll_sleep_timeout(priv->addr + CABPIRM, pval,
610 pval & CABPIRM_BPR,
611 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
612}
613
614static void rswitch_mfwd_init(struct rswitch_port_priv *priv)
615{
616 struct rswitch_etha *etha = &priv->etha;
617 struct rswitch_gwca *gwca = &priv->gwca;
618
619 writel(FWPC0_DEFAULT, priv->addr + FWPC0(etha->index));
620 writel(FWPC0_DEFAULT, priv->addr + FWPC0(gwca->index));
621
622 writel(RSWITCH_RX_CHAIN_INDEX,
623 priv->addr + FWPBFCSDC(HW_INDEX_TO_GWCA(gwca->index), etha->index));
624
625 writel(BIT(gwca->index),
626 priv->addr + FWPBFC(etha->index));
627
628 writel(BIT(etha->index),
629 priv->addr + FWPBFC(gwca->index));
630}
631
632static void rswitch_rmac_init(struct rswitch_etha *etha)
633{
634 unsigned char *mac = etha->enetaddr;
635
636 /* Set MAC address */
637 writel((mac[2] << 24) | (mac[3] << 16) | (mac[4] << 8) | mac[5],
638 etha->addr + MRMAC1);
639
640 writel((mac[0] << 8) | mac[1], etha->addr + MRMAC0);
641
642 /* Set MIIx */
643 writel(MPIC_PIS_GMII | MPIC_LSC_1000, etha->addr + MPIC);
644
645 writel(0x07E707E7, etha->addr + MRAFC);
646}
647
648static int rswitch_gwca_mcast_table_reset(struct rswitch_gwca *gwca)
649{
650 u32 pval;
651
652 writel(GWMTIRM_MTIOG, gwca->addr + GWMTIRM);
653
654 return readl_poll_sleep_timeout(gwca->addr + GWMTIRM, pval,
655 pval & GWMTIRM_MTR,
656 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
657}
658
659static int rswitch_gwca_axi_ram_reset(struct rswitch_gwca *gwca)
660{
661 u32 pval;
662
663 writel(GWARIRM_ARIOG, gwca->addr + GWARIRM);
664
665 return readl_poll_sleep_timeout(gwca->addr + GWARIRM, pval,
666 pval & GWARIRM_ARR,
667 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
668}
669
670static int rswitch_gwca_init(struct rswitch_port_priv *priv)
671{
672 struct rswitch_gwca *gwca = &priv->gwca;
673 int ret;
674
675 ret = rswitch_gwca_change_mode(priv, GWMC_OPC_DISABLE);
676 if (ret)
677 return ret;
678
679 ret = rswitch_gwca_change_mode(priv, GWMC_OPC_CONFIG);
680 if (ret)
681 return ret;
682
683 ret = rswitch_gwca_mcast_table_reset(gwca);
684 if (ret)
685 return ret;
686
687 ret = rswitch_gwca_axi_ram_reset(gwca);
688 if (ret)
689 return ret;
690
691 /* Setting flow */
692 writel(GWVCC_VEM_SC_TAG, gwca->addr + GWVCC);
693 writel(0, gwca->addr + GWTTFC);
694 writel(upper_32_bits((uintptr_t)priv->bat_desc) & GWDCBAC0_DCBAUP, gwca->addr + GWDCBAC0);
695 writel(lower_32_bits((uintptr_t)priv->bat_desc), gwca->addr + GWDCBAC1);
696 writel(GWDCC_DQT | GWDCC_BALR, gwca->addr + GWDCC(RSWITCH_TX_CHAIN_INDEX));
697 writel(GWDCC_BALR, gwca->addr + GWDCC(RSWITCH_RX_CHAIN_INDEX));
698
699 ret = rswitch_gwca_change_mode(priv, GWMC_OPC_DISABLE);
700 if (ret)
701 return ret;
702
703 ret = rswitch_gwca_change_mode(priv, GWMC_OPC_OPERATION);
704 if (ret)
705 return ret;
706
707 return 0;
708}
709
710static int rswitch_etha_tas_ram_reset(struct rswitch_etha *etha)
711{
712 u32 pval;
713
714 writel(EATASRIRM_TASRIOG, etha->addr + EATASRIRM);
715
716 return readl_poll_sleep_timeout(etha->addr + EATASRIRM, pval,
717 pval & EATASRIRM_TASRR,
718 RSWITCH_SLEEP_US, RSWITCH_TIMEOUT_US);
719}
720
721static int rswitch_etha_init(struct rswitch_port_priv *priv)
722{
723 struct rswitch_etha *etha = &priv->etha;
724 int ret;
725 u32 prio;
726
727 ret = rswitch_etha_change_mode(priv, EAMC_OPC_DISABLE);
728 if (ret)
729 return ret;
730
731 ret = rswitch_etha_change_mode(priv, EAMC_OPC_CONFIG);
732 if (ret)
733 return ret;
734
735 ret = rswitch_etha_tas_ram_reset(etha);
736 if (ret)
737 return ret;
738
739 /* Setting flow */
740 writel(0, etha->addr + EATTFC);
741
742 for (prio = 0; prio < RSWITCH_MAX_CTAG_PCP; prio++)
743 writel(EATDQDC_DQD, etha->addr + EATDQDC(prio));
744
745 rswitch_rmac_init(etha);
746
747 ret = rswitch_etha_change_mode(priv, EAMC_OPC_OPERATION);
748 if (ret)
749 return ret;
750
751 /* Link Verification */
752 ret = rswitch_check_link(etha);
753 if (ret)
754 return ret;
755
756 return 0;
757}
758
759static int rswitch_init(struct rswitch_port_priv *priv)
760{
761 struct rswitch_etha *etha = &priv->etha;
762 int ret;
763
764 ret = rswitch_reset(priv);
765 if (ret)
766 return ret;
767
768 ret = generic_phy_set_mode(&priv->serdes, PHY_MODE_ETHERNET,
769 etha->phydev->interface);
770 if (ret)
771 return ret;
772
773 ret = generic_phy_set_speed(&priv->serdes, etha->phydev->speed);
774 if (ret)
775 return ret;
776
777 ret = generic_phy_init(&priv->serdes);
778 if (ret)
779 return ret;
780
781 ret = generic_phy_power_on(&priv->serdes);
782 if (ret)
783 return ret;
784
785 ret = phy_startup(etha->phydev);
786 if (ret)
787 return ret;
788
789 rswitch_bat_desc_init(priv);
790 rswitch_tx_desc_init(priv);
791 rswitch_rx_desc_init(priv);
792
793 rswitch_clock_enable(priv);
794
795 ret = rswitch_bpool_init(priv);
796 if (ret)
797 return ret;
798
799 rswitch_mfwd_init(priv);
800
801 ret = rswitch_gwca_init(priv);
802 if (ret)
803 return ret;
804
805 ret = rswitch_etha_init(priv);
806 if (ret)
807 return ret;
808
809 return 0;
810}
811
812static int rswitch_start(struct udevice *dev)
813{
814 struct rswitch_port_priv *priv = dev_get_priv(dev);
815 int ret;
816
817 ret = rswitch_init(priv);
818 if (ret)
819 return ret;
820
821 return 0;
822}
823
824#define RSWITCH_TX_TIMEOUT_MS 1000
825static int rswitch_send(struct udevice *dev, void *packet, int len)
826{
827 struct rswitch_port_priv *priv = dev_get_priv(dev);
828 struct rswitch_desc *desc = &priv->tx_desc[priv->tx_desc_index];
829 struct rswitch_gwca *gwca = &priv->gwca;
830 u32 gwtrc_index, start;
831
832 /* Update TX descriptor */
833 rswitch_flush_dcache((uintptr_t)packet, len);
Marek Vasut01dc0892024-12-19 11:52:46 +0100834 rswitch_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
Phong Hoange44a3112023-03-20 21:05:04 +0100835 memset(desc, 0x0, sizeof(*desc));
836 desc->die_dt = DT_FSINGLE;
837 desc->info_ds = len;
838 desc->dptrl = lower_32_bits((uintptr_t)packet);
839 desc->dptrh = upper_32_bits((uintptr_t)packet);
840 rswitch_flush_dcache((uintptr_t)desc, sizeof(*desc));
841
842 /* Start transmission */
843 gwtrc_index = RSWITCH_TX_CHAIN_INDEX / 32;
844 setbits_le32(gwca->addr + GWTRC(gwtrc_index), BIT(RSWITCH_TX_CHAIN_INDEX));
845
846 /* Wait until packet is transmitted */
847 start = get_timer(0);
848 while (get_timer(start) < RSWITCH_TX_TIMEOUT_MS) {
849 rswitch_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
850 if ((desc->die_dt & DT_MASK) != DT_FSINGLE)
851 break;
852 udelay(10);
853 }
854
855 if (get_timer(start) >= RSWITCH_TX_TIMEOUT_MS) {
856 dev_dbg(dev, "\n%s: Timeout", __func__);
857 return -ETIMEDOUT;
858 }
859
860 priv->tx_desc_index = (priv->tx_desc_index + 1) % (RSWITCH_NUM_TX_DESC - 1);
861
862 return 0;
863}
864
865static int rswitch_recv(struct udevice *dev, int flags, uchar **packetp)
866{
867 struct rswitch_port_priv *priv = dev_get_priv(dev);
868 struct rswitch_rxdesc *desc = &priv->rx_desc[priv->rx_desc_index];
869 u8 *packet;
870 int len;
871
872 /* Check if the rx descriptor is ready */
873 rswitch_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
874 if ((desc->data.die_dt & DT_MASK) == DT_FEMPTY)
875 return -EAGAIN;
876
877 len = desc->data.info_ds & RX_DS;
878 packet = (u8 *)(((uintptr_t)(desc->data.dptrh) << 32) | (uintptr_t)desc->data.dptrl);
879 rswitch_invalidate_dcache((uintptr_t)packet, len);
880
881 *packetp = packet;
882
883 return len;
884}
885
886static int rswitch_free_pkt(struct udevice *dev, uchar *packet, int length)
887{
888 struct rswitch_port_priv *priv = dev_get_priv(dev);
889 struct rswitch_rxdesc *desc = &priv->rx_desc[priv->rx_desc_index];
890
891 /* Make current descritor available again */
892 desc->data.die_dt = DT_FEMPTY;
893 desc->data.info_ds = PKTSIZE_ALIGN;
894 rswitch_flush_dcache((uintptr_t)desc, sizeof(*desc));
895
896 /* Point to the next descriptor */
897 priv->rx_desc_index = (priv->rx_desc_index + 1) % RSWITCH_NUM_RX_DESC;
898 desc = &priv->rx_desc[priv->rx_desc_index];
899 rswitch_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
900
901 return 0;
902}
903
904static void rswitch_stop(struct udevice *dev)
905{
906 struct rswitch_port_priv *priv = dev_get_priv(dev);
907
908 phy_shutdown(priv->etha.phydev);
909
910 generic_phy_power_off(&priv->serdes);
911}
912
913static int rswitch_write_hwaddr(struct udevice *dev)
914{
915 struct rswitch_port_priv *priv = dev_get_priv(dev);
916 struct rswitch_etha *etha = &priv->etha;
917 struct eth_pdata *pdata = dev_get_plat(dev);
918 unsigned char *mac = pdata->enetaddr;
919
920 writel((mac[2] << 24) | (mac[3] << 16) | (mac[4] << 8) | mac[5],
921 etha->addr + MRMAC1);
922
923 writel((mac[0] << 8) | mac[1], etha->addr + MRMAC0);
924
925 return 0;
926}
927
928static int rswitch_phy_config(struct udevice *dev)
929{
930 struct rswitch_port_priv *priv = dev_get_priv(dev);
931 struct rswitch_etha *etha = &priv->etha;
932 struct eth_pdata *pdata = dev_get_plat(dev);
933 struct phy_device *phydev;
934 int phy_addr;
935
936 phy_addr = eth_phy_get_addr(dev);
937 if (phy_addr < 0)
938 return phy_addr;
939
940 phydev = phy_connect(etha->bus, phy_addr, dev, pdata->phy_interface);
941 if (!phydev)
942 return -ENODEV;
943
944 etha->phydev = phydev;
945 phydev->speed = SPEED_1000;
946
947 phy_config(phydev);
948
949 return 0;
950}
951
952static int rswitch_port_probe(struct udevice *dev)
953{
954 struct rswitch_priv *rpriv =
955 (struct rswitch_priv *)dev_get_driver_data(dev);
956 struct eth_pdata *pdata = dev_get_plat(dev);
957 struct rswitch_port_priv *priv = dev_get_priv(dev);
958 struct rswitch_etha *etha = &priv->etha;
959 struct rswitch_gwca *gwca = &priv->gwca;
960 struct mii_dev *mdiodev;
961 int ret;
962
963 priv->addr = rpriv->addr;
964
965 etha->enetaddr = pdata->enetaddr;
966
967 etha->index = dev_read_u32_default(dev, "reg", 0);
968 etha->addr = priv->addr + RSWITCH_ETHA_OFFSET + etha->index * RSWITCH_ETHA_SIZE;
969
970 gwca->index = 1;
971 gwca->addr = priv->addr + RSWITCH_GWCA_OFFSET + gwca->index * RSWITCH_GWCA_SIZE;
972 gwca->index = GWCA_TO_HW_INDEX(gwca->index);
973
974 ret = generic_phy_get_by_index(dev, 0, &priv->serdes);
975 if (ret)
976 return ret;
977
978 /* Toggle the reset so we can access the PHYs */
979 ret = rswitch_reset(priv);
980 if (ret)
981 return ret;
982
983 mdiodev = mdio_alloc();
984 if (!mdiodev)
985 return -ENOMEM;
986
987 mdiodev->priv = priv;
988 mdiodev->read = rswitch_mii_read_c45;
989 mdiodev->write = rswitch_mii_write_c45;
990 snprintf(mdiodev->name, sizeof(mdiodev->name), dev->name);
991
992 ret = mdio_register(mdiodev);
993 if (ret)
994 goto err_mdio_register;
995
996 priv->etha.bus = miiphy_get_dev_by_name(dev->name);
997
998 ret = rswitch_phy_config(dev);
999 if (ret)
1000 goto err_mdio_register;
1001
1002 return 0;
1003
1004err_mdio_register:
1005 mdio_free(mdiodev);
1006 return ret;
1007}
1008
1009static int rswitch_port_remove(struct udevice *dev)
1010{
1011 struct rswitch_port_priv *priv = dev_get_priv(dev);
1012
1013 mdio_unregister(priv->etha.bus);
1014 free(priv->etha.phydev);
1015
1016 return 0;
1017}
1018
1019int rswitch_ofdata_to_platdata(struct udevice *dev)
1020{
1021 struct eth_pdata *pdata = dev_get_plat(dev);
1022
1023 pdata->phy_interface = dev_read_phy_mode(dev);
1024 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
1025 return -EINVAL;
1026
1027 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 1000);
1028
1029 return 0;
1030}
1031
1032static const struct eth_ops rswitch_port_ops = {
1033 .start = rswitch_start,
1034 .send = rswitch_send,
1035 .recv = rswitch_recv,
1036 .free_pkt = rswitch_free_pkt,
1037 .stop = rswitch_stop,
1038 .write_hwaddr = rswitch_write_hwaddr,
1039};
1040
1041U_BOOT_DRIVER(rswitch_port) = {
1042 .name = "rswitch-port",
1043 .id = UCLASS_ETH,
1044 .of_to_plat = rswitch_ofdata_to_platdata,
1045 .probe = rswitch_port_probe,
1046 .remove = rswitch_port_remove,
1047 .ops = &rswitch_port_ops,
1048 .priv_auto = sizeof(struct rswitch_port_priv),
1049 .plat_auto = sizeof(struct eth_pdata),
1050 .flags = DM_FLAG_ALLOC_PRIV_DMA | DM_FLAG_OS_PREPARE,
1051};
1052
1053static int rswitch_probe(struct udevice *dev)
1054{
1055 struct rswitch_priv *priv = dev_get_plat(dev);
1056 fdt_addr_t secure_base;
1057 fdt_size_t size;
1058 int ret;
1059
1060 secure_base = dev_read_addr_size_name(dev, "secure_base", &size);
1061 if (!secure_base)
1062 return -EINVAL;
1063
1064 priv->addr = map_physmem(secure_base, size, MAP_NOCACHE);
1065 if (!priv->addr)
1066 return -EINVAL;
1067
1068 priv->rsw_clk = devm_clk_get(dev, NULL);
1069 if (ret)
1070 goto err_map;
1071
1072 ret = clk_prepare_enable(priv->rsw_clk);
1073 if (ret)
1074 goto err_map;
1075
1076 return 0;
1077
1078err_map:
1079 unmap_physmem(priv->addr, MAP_NOCACHE);
1080 return ret;
1081}
1082
1083static int rswitch_remove(struct udevice *dev)
1084{
1085 struct rswitch_priv *priv = dev_get_plat(dev);
1086
1087 clk_disable_unprepare(priv->rsw_clk);
1088 unmap_physmem(priv->addr, MAP_NOCACHE);
1089
1090 return 0;
1091}
1092
1093static int rswitch_bind(struct udevice *parent)
1094{
1095 struct rswitch_port_priv *priv = dev_get_plat(parent);
1096 ofnode ports_np, node;
1097 struct udevice *dev;
1098 struct driver *drv;
1099 int ret;
1100
1101 drv = lists_driver_lookup_name("rswitch-port");
1102 if (!drv)
1103 return -ENOENT;
1104
1105 ports_np = dev_read_subnode(parent, "ethernet-ports");
1106 if (!ofnode_valid(ports_np))
1107 return -ENOENT;
1108
1109 ofnode_for_each_subnode(node, ports_np) {
Marek Vasut30d5bcd2024-12-21 22:48:19 +01001110 if (!ofnode_is_enabled(node))
1111 continue;
1112
Phong Hoange44a3112023-03-20 21:05:04 +01001113 ret = device_bind_with_driver_data(parent, drv,
1114 ofnode_get_name(node),
1115 (ulong)priv, node, &dev);
1116 if (ret)
1117 return ret;
1118 }
1119
1120 return 0;
1121}
1122
1123static const struct udevice_id rswitch_ids[] = {
1124 { .compatible = "renesas,r8a779f0-ether-switch" },
1125 { }
1126};
1127
1128U_BOOT_DRIVER(rswitch) = {
1129 .name = "rswitch",
1130 .id = UCLASS_NOP,
1131 .of_match = rswitch_ids,
1132 .bind = rswitch_bind,
1133 .probe = rswitch_probe,
1134 .remove = rswitch_remove,
1135 .plat_auto = sizeof(struct rswitch_priv),
1136};