blob: 7b4044fba724ceea7e33c1b567643dd30d778383 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Feng Li39e112d2016-11-03 14:15:17 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Feng Li39e112d2016-11-03 14:15:17 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Feng Li39e112d2016-11-03 14:15:17 +080010#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
Feng Li39e112d2016-11-03 14:15:17 +080012#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
13#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
14
Feng Li39e112d2016-11-03 14:15:17 +080015/*
16 * DDR: 800 MHz ( 1600 MT/s data rate )
17 */
18
19#define DDR_SDRAM_CFG 0x470c0008
20#define DDR_CS0_BNDS 0x008000bf
21#define DDR_CS0_CONFIG 0x80014302
22#define DDR_TIMING_CFG_0 0x50550004
23#define DDR_TIMING_CFG_1 0xbcb38c56
24#define DDR_TIMING_CFG_2 0x0040d120
25#define DDR_TIMING_CFG_3 0x010e1000
26#define DDR_TIMING_CFG_4 0x00000001
27#define DDR_TIMING_CFG_5 0x03401400
28#define DDR_SDRAM_CFG_2 0x00401010
29#define DDR_SDRAM_MODE 0x00061c60
30#define DDR_SDRAM_MODE_2 0x00180000
31#define DDR_SDRAM_INTERVAL 0x18600618
32#define DDR_DDR_WRLVL_CNTL 0x8655f605
33#define DDR_DDR_WRLVL_CNTL_2 0x05060607
34#define DDR_DDR_WRLVL_CNTL_3 0x05050505
35#define DDR_DDR_CDR1 0x80040000
36#define DDR_DDR_CDR2 0x00000001
37#define DDR_SDRAM_CLK_CNTL 0x02000000
38#define DDR_DDR_ZQ_CNTL 0x89080600
39#define DDR_CS0_CONFIG_2 0
40#define DDR_SDRAM_CFG_MEM_EN 0x80000000
41#define SDRAM_CFG2_D_INIT 0x00000010
42#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
43#define SDRAM_CFG2_FRC_SR 0x80000000
44#define SDRAM_CFG_BI 0x00000001
45
Feng Li39e112d2016-11-03 14:15:17 +080046#ifdef CONFIG_SD_BOOT
Feng Li39e112d2016-11-03 14:15:17 +080047#define CONFIG_SPL_MAX_SIZE 0x1a000
48#define CONFIG_SPL_STACK 0x1001d000
49#define CONFIG_SPL_PAD_TO 0x1c000
Feng Li39e112d2016-11-03 14:15:17 +080050
51#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
52 CONFIG_SYS_MONITOR_LEN)
53#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
54#define CONFIG_SPL_BSS_START_ADDR 0x80100000
55#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
56#define CONFIG_SYS_MONITOR_LEN 0x80000
Feng Li39e112d2016-11-03 14:15:17 +080057#endif
58
Feng Li39e112d2016-11-03 14:15:17 +080059#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
60#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
61
Alison Wangd6be97b2019-03-06 14:49:14 +080062#define CONFIG_CHIP_SELECTS_PER_CTRL 4
63
Feng Li39e112d2016-11-03 14:15:17 +080064/*
65 * Serial Port
66 */
Feng Li39e112d2016-11-03 14:15:17 +080067#define CONFIG_SYS_NS16550_SERIAL
68#define CONFIG_SYS_NS16550_REG_SIZE 1
69#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Feng Li39e112d2016-11-03 14:15:17 +080070
71/*
72 * I2C
73 */
Biwen Lid15aa9f2019-12-31 15:33:44 +080074
Feng Li39e112d2016-11-03 14:15:17 +080075/* EEPROM */
Feng Li39e112d2016-11-03 14:15:17 +080076#define CONFIG_SYS_I2C_EEPROM_NXID
77#define CONFIG_SYS_EEPROM_BUS_NUM 0
Feng Li39e112d2016-11-03 14:15:17 +080078
79/*
80 * MMC
81 */
Feng Li39e112d2016-11-03 14:15:17 +080082
83/* SATA */
Feng Li39e112d2016-11-03 14:15:17 +080084#define CONFIG_SCSI_AHCI_PLAT
85#ifndef PCI_DEVICE_ID_FREESCALE_AHCI
86#define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440
87#endif
88#define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \
89 PCI_DEVICE_ID_FREESCALE_AHCI}
90
91#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
92#define CONFIG_SYS_SCSI_MAX_LUN 1
93#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
94 CONFIG_SYS_SCSI_MAX_LUN)
95
Feng Li39e112d2016-11-03 14:15:17 +080096/* SPI */
Feng Li39e112d2016-11-03 14:15:17 +080097
Feng Li39e112d2016-11-03 14:15:17 +080098/*
99 * eTSEC
100 */
Feng Li39e112d2016-11-03 14:15:17 +0800101
102#ifdef CONFIG_TSEC_ENET
Feng Li39e112d2016-11-03 14:15:17 +0800103#define CONFIG_MII_DEFAULT_TSEC 1
104#define CONFIG_TSEC1 1
105#define CONFIG_TSEC1_NAME "eTSEC1"
106#define CONFIG_TSEC2 1
107#define CONFIG_TSEC2_NAME "eTSEC2"
108
109#define TSEC1_PHY_ADDR 1
110#define TSEC2_PHY_ADDR 3
111
112#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
113#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
114
115#define TSEC1_PHYIDX 0
116#define TSEC2_PHYIDX 0
117
118#define CONFIG_ETHPRIME "eTSEC2"
119
Feng Li39e112d2016-11-03 14:15:17 +0800120#define CONFIG_HAS_ETH0
121#define CONFIG_HAS_ETH1
122#define CONFIG_HAS_ETH2
123#endif
124
125/* PCIe */
Feng Li39e112d2016-11-03 14:15:17 +0800126#define CONFIG_PCIE1 /* PCIE controler 1 */
127#define CONFIG_PCIE2 /* PCIE controler 2 */
128
Feng Li39e112d2016-11-03 14:15:17 +0800129#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
130
Feng Li39e112d2016-11-03 14:15:17 +0800131#ifdef CONFIG_PCI
Feng Li39e112d2016-11-03 14:15:17 +0800132#define CONFIG_PCI_SCAN_SHOW
Feng Li39e112d2016-11-03 14:15:17 +0800133#endif
134
Feng Li39e112d2016-11-03 14:15:17 +0800135#define CONFIG_PEN_ADDR_BIG_ENDIAN
136#define CONFIG_LAYERSCAPE_NS_ACCESS
137#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000138#define COUNTER_FREQUENCY 12500000
Feng Li39e112d2016-11-03 14:15:17 +0800139
140#define CONFIG_HWCONFIG
141#define HWCONFIG_BUFFER_SIZE 256
142
143#define CONFIG_FSL_DEVICE_DISABLE
144
145#define CONFIG_EXTRA_ENV_SETTINGS \
146 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang71477062020-02-03 15:25:19 +0800147"initrd_high=0xffffffff\0"
Feng Li39e112d2016-11-03 14:15:17 +0800148
149/*
150 * Miscellaneous configurable options
151 */
Alison Wang71477062020-02-03 15:25:19 +0800152#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
153
Feng Li39e112d2016-11-03 14:15:17 +0800154#define CONFIG_LS102XA_STREAM_ID
155
Feng Li39e112d2016-11-03 14:15:17 +0800156#define CONFIG_SYS_INIT_SP_OFFSET \
157 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
158#define CONFIG_SYS_INIT_SP_ADDR \
159 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
160
161#ifdef CONFIG_SPL_BUILD
162#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
163#else
164/* start of monitor */
165#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
166#endif
167
Feng Li39e112d2016-11-03 14:15:17 +0800168#include <asm/fsl_secure_boot.h>
169
170#endif